1c76d4239SHadi Asyrafi /* 2c76d4239SHadi Asyrafi * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 10c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 11c76d4239SHadi Asyrafi 12c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 13d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 14c76d4239SHadi Asyrafi 15c76d4239SHadi Asyrafi /* Number of SiP Calls implemented */ 16c76d4239SHadi Asyrafi #define SIP_NUM_CALLS 0x3 17c76d4239SHadi Asyrafi 18c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 19c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 20c76d4239SHadi Asyrafi 21cefb37ebSTien Hock, Loh static int current_block; 22cefb37ebSTien Hock, Loh static int read_block; 23cefb37ebSTien Hock, Loh static int current_buffer; 24cefb37ebSTien Hock, Loh static int send_id; 25cefb37ebSTien Hock, Loh static int rcv_id; 26cefb37ebSTien Hock, Loh static int max_blocks; 27cefb37ebSTien Hock, Loh static uint32_t bytes_per_block; 28cefb37ebSTien Hock, Loh static uint32_t blocks_submitted; 29c76d4239SHadi Asyrafi 30c76d4239SHadi Asyrafi struct fpga_config_info { 31c76d4239SHadi Asyrafi uint32_t addr; 32c76d4239SHadi Asyrafi int size; 33c76d4239SHadi Asyrafi int size_written; 34c76d4239SHadi Asyrafi uint32_t write_requested; 35c76d4239SHadi Asyrafi int subblocks_sent; 36c76d4239SHadi Asyrafi int block_number; 37c76d4239SHadi Asyrafi }; 38c76d4239SHadi Asyrafi 39c76d4239SHadi Asyrafi /* SiP Service UUID */ 40c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 41c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 42c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 43c76d4239SHadi Asyrafi 44c76d4239SHadi Asyrafi uint64_t socfpga_sip_handler(uint32_t smc_fid, 45c76d4239SHadi Asyrafi uint64_t x1, 46c76d4239SHadi Asyrafi uint64_t x2, 47c76d4239SHadi Asyrafi uint64_t x3, 48c76d4239SHadi Asyrafi uint64_t x4, 49c76d4239SHadi Asyrafi void *cookie, 50c76d4239SHadi Asyrafi void *handle, 51c76d4239SHadi Asyrafi uint64_t flags) 52c76d4239SHadi Asyrafi { 53c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 54c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 55c76d4239SHadi Asyrafi } 56c76d4239SHadi Asyrafi 57c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 58c76d4239SHadi Asyrafi 59*7c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 60c76d4239SHadi Asyrafi { 61c76d4239SHadi Asyrafi uint32_t args[3]; 62c76d4239SHadi Asyrafi 63c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 64c76d4239SHadi Asyrafi args[0] = (1<<8); 65c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 66*7c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 67c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 68c76d4239SHadi Asyrafi current_buffer++; 69c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 70*7c58fd4eSHadi Asyrafi } else 71c76d4239SHadi Asyrafi args[2] = bytes_per_block; 72*7c58fd4eSHadi Asyrafi 73*7c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 74cefb37ebSTien Hock, Loh mailbox_send_cmd_async( 75cefb37ebSTien Hock, Loh send_id++ % MBOX_MAX_JOB_ID, 76c76d4239SHadi Asyrafi MBOX_RECONFIG_DATA, 77c76d4239SHadi Asyrafi args, 3, 0); 78*7c58fd4eSHadi Asyrafi 79c76d4239SHadi Asyrafi buffer->subblocks_sent++; 80c76d4239SHadi Asyrafi max_blocks--; 81c76d4239SHadi Asyrafi } 82*7c58fd4eSHadi Asyrafi 83*7c58fd4eSHadi Asyrafi return !max_blocks; 84c76d4239SHadi Asyrafi } 85c76d4239SHadi Asyrafi 86c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 87c76d4239SHadi Asyrafi { 88*7c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 89*7c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 90*7c58fd4eSHadi Asyrafi &fpga_config_buffers[current_buffer])) 91*7c58fd4eSHadi Asyrafi break; 92c76d4239SHadi Asyrafi return 0; 93c76d4239SHadi Asyrafi } 94c76d4239SHadi Asyrafi 95c76d4239SHadi Asyrafi uint32_t intel_mailbox_fpga_config_isdone(void) 96c76d4239SHadi Asyrafi { 97*7c58fd4eSHadi Asyrafi uint32_t ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS); 98*7c58fd4eSHadi Asyrafi 99*7c58fd4eSHadi Asyrafi if (ret) { 100*7c58fd4eSHadi Asyrafi if (ret == MBOX_CFGSTAT_STATE_CONFIG) 101*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 102*7c58fd4eSHadi Asyrafi else 103*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 104*7c58fd4eSHadi Asyrafi } 105*7c58fd4eSHadi Asyrafi 106*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 107c76d4239SHadi Asyrafi } 108c76d4239SHadi Asyrafi 109c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 110c76d4239SHadi Asyrafi { 111c76d4239SHadi Asyrafi int i; 112c76d4239SHadi Asyrafi 113c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 114c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 115c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 116c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 117c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 118c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 119c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 120c76d4239SHadi Asyrafi current_block++; 121c76d4239SHadi Asyrafi *buffer_addr_completed = 122c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 123c76d4239SHadi Asyrafi return 0; 124c76d4239SHadi Asyrafi } 125c76d4239SHadi Asyrafi } 126c76d4239SHadi Asyrafi } 127c76d4239SHadi Asyrafi 128c76d4239SHadi Asyrafi return -1; 129c76d4239SHadi Asyrafi } 130c76d4239SHadi Asyrafi 131c76d4239SHadi Asyrafi int intel_fpga_config_completed_write(uint32_t *completed_addr, 132c76d4239SHadi Asyrafi uint32_t *count) 133c76d4239SHadi Asyrafi { 134c76d4239SHadi Asyrafi uint32_t status = INTEL_SIP_SMC_STATUS_OK; 135c76d4239SHadi Asyrafi *count = 0; 136c76d4239SHadi Asyrafi int resp_len = 0; 137c76d4239SHadi Asyrafi uint32_t resp[5]; 138c76d4239SHadi Asyrafi int all_completed = 1; 139c76d4239SHadi Asyrafi 140cefb37ebSTien Hock, Loh while (*count < 3) { 141c76d4239SHadi Asyrafi 14296612fcaSHadi Asyrafi resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID, 14396612fcaSHadi Asyrafi resp, sizeof(resp) / sizeof(resp[0])); 144c76d4239SHadi Asyrafi 145cefb37ebSTien Hock, Loh if (resp_len < 0) 146cefb37ebSTien Hock, Loh break; 147c76d4239SHadi Asyrafi 148c76d4239SHadi Asyrafi max_blocks++; 149cefb37ebSTien Hock, Loh rcv_id++; 150cefb37ebSTien Hock, Loh 151c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 152c76d4239SHadi Asyrafi &completed_addr[*count]) == 0) 153c76d4239SHadi Asyrafi *count = *count + 1; 154c76d4239SHadi Asyrafi else 155c76d4239SHadi Asyrafi break; 156c76d4239SHadi Asyrafi } 157c76d4239SHadi Asyrafi 158c76d4239SHadi Asyrafi if (*count <= 0) { 159c76d4239SHadi Asyrafi if (resp_len != MBOX_NO_RESPONSE && 160c76d4239SHadi Asyrafi resp_len != MBOX_TIMEOUT && resp_len != 0) { 161cefb37ebSTien Hock, Loh mailbox_clear_response(); 162c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 163c76d4239SHadi Asyrafi } 164c76d4239SHadi Asyrafi 165c76d4239SHadi Asyrafi *count = 0; 166c76d4239SHadi Asyrafi } 167c76d4239SHadi Asyrafi 168c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 169c76d4239SHadi Asyrafi 170c76d4239SHadi Asyrafi if (*count > 0) 171c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 172c76d4239SHadi Asyrafi else if (*count == 0) 173c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 174c76d4239SHadi Asyrafi 175c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 176c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 177c76d4239SHadi Asyrafi all_completed = 0; 178c76d4239SHadi Asyrafi break; 179c76d4239SHadi Asyrafi } 180c76d4239SHadi Asyrafi } 181c76d4239SHadi Asyrafi 182c76d4239SHadi Asyrafi if (all_completed == 1) 183c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 184c76d4239SHadi Asyrafi 185c76d4239SHadi Asyrafi return status; 186c76d4239SHadi Asyrafi } 187c76d4239SHadi Asyrafi 188c76d4239SHadi Asyrafi int intel_fpga_config_start(uint32_t config_type) 189c76d4239SHadi Asyrafi { 190c76d4239SHadi Asyrafi uint32_t response[3]; 191c76d4239SHadi Asyrafi int status = 0; 192c76d4239SHadi Asyrafi 193cefb37ebSTien Hock, Loh mailbox_clear_response(); 194cefb37ebSTien Hock, Loh 19596612fcaSHadi Asyrafi mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0); 196cefb37ebSTien Hock, Loh 197cefb37ebSTien Hock, Loh status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0, 19896612fcaSHadi Asyrafi response, sizeof(response) / sizeof(response[0])); 199c76d4239SHadi Asyrafi 200c76d4239SHadi Asyrafi if (status < 0) 201c76d4239SHadi Asyrafi return status; 202c76d4239SHadi Asyrafi 203c76d4239SHadi Asyrafi max_blocks = response[0]; 204c76d4239SHadi Asyrafi bytes_per_block = response[1]; 205c76d4239SHadi Asyrafi 206c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 207c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 208c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 209c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 210c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 211c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 212c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 213c76d4239SHadi Asyrafi } 214c76d4239SHadi Asyrafi 215c76d4239SHadi Asyrafi blocks_submitted = 0; 216c76d4239SHadi Asyrafi current_block = 0; 217cefb37ebSTien Hock, Loh read_block = 0; 218c76d4239SHadi Asyrafi current_buffer = 0; 219cefb37ebSTien Hock, Loh send_id = 0; 220cefb37ebSTien Hock, Loh rcv_id = 0; 221c76d4239SHadi Asyrafi 222c76d4239SHadi Asyrafi return 0; 223c76d4239SHadi Asyrafi } 224c76d4239SHadi Asyrafi 225*7c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 226*7c58fd4eSHadi Asyrafi { 227*7c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 228*7c58fd4eSHadi Asyrafi if (!fpga_config_buffers[i].write_requested) 229*7c58fd4eSHadi Asyrafi return false; 230*7c58fd4eSHadi Asyrafi return true; 231*7c58fd4eSHadi Asyrafi } 232*7c58fd4eSHadi Asyrafi 233*7c58fd4eSHadi Asyrafi static bool is_address_in_ddr_range(uint64_t addr) 234*7c58fd4eSHadi Asyrafi { 235*7c58fd4eSHadi Asyrafi if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE) 236*7c58fd4eSHadi Asyrafi return true; 237*7c58fd4eSHadi Asyrafi 238*7c58fd4eSHadi Asyrafi return false; 239*7c58fd4eSHadi Asyrafi } 240c76d4239SHadi Asyrafi 241c76d4239SHadi Asyrafi uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 242c76d4239SHadi Asyrafi { 243*7c58fd4eSHadi Asyrafi int i; 244c76d4239SHadi Asyrafi 245*7c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 246c76d4239SHadi Asyrafi 247*7c58fd4eSHadi Asyrafi if (!is_address_in_ddr_range(mem) || 248*7c58fd4eSHadi Asyrafi !is_address_in_ddr_range(mem + size) || 249*7c58fd4eSHadi Asyrafi is_fpga_config_buffer_full()) 250*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 251c76d4239SHadi Asyrafi 252c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 253*7c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 254*7c58fd4eSHadi Asyrafi 255*7c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 256*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 257*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 258*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 259*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 260*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 261c76d4239SHadi Asyrafi blocks_submitted++; 262*7c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 263c76d4239SHadi Asyrafi break; 264c76d4239SHadi Asyrafi } 265c76d4239SHadi Asyrafi } 266c76d4239SHadi Asyrafi 267*7c58fd4eSHadi Asyrafi if (is_fpga_config_buffer_full()) 268*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 269c76d4239SHadi Asyrafi 270*7c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 271c76d4239SHadi Asyrafi } 272c76d4239SHadi Asyrafi 273c76d4239SHadi Asyrafi /* 274c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 275c76d4239SHadi Asyrafi */ 276c76d4239SHadi Asyrafi 277c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid, 278c76d4239SHadi Asyrafi u_register_t x1, 279c76d4239SHadi Asyrafi u_register_t x2, 280c76d4239SHadi Asyrafi u_register_t x3, 281c76d4239SHadi Asyrafi u_register_t x4, 282c76d4239SHadi Asyrafi void *cookie, 283c76d4239SHadi Asyrafi void *handle, 284c76d4239SHadi Asyrafi u_register_t flags) 285c76d4239SHadi Asyrafi { 286c76d4239SHadi Asyrafi uint32_t status = INTEL_SIP_SMC_STATUS_OK; 287c76d4239SHadi Asyrafi uint32_t completed_addr[3]; 288c76d4239SHadi Asyrafi uint32_t count = 0; 289c76d4239SHadi Asyrafi 290c76d4239SHadi Asyrafi switch (smc_fid) { 291c76d4239SHadi Asyrafi case SIP_SVC_UID: 292c76d4239SHadi Asyrafi /* Return UID to the caller */ 293c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 294c76d4239SHadi Asyrafi break; 295c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 296c76d4239SHadi Asyrafi status = intel_mailbox_fpga_config_isdone(); 297c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 298c76d4239SHadi Asyrafi break; 299c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 300c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 301c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 302c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 303c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 304c76d4239SHadi Asyrafi break; 305c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 306c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 307c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 308c76d4239SHadi Asyrafi break; 309c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 310c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 311c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 312c76d4239SHadi Asyrafi break; 313c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 314c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 315c76d4239SHadi Asyrafi &count); 316c76d4239SHadi Asyrafi switch (count) { 317c76d4239SHadi Asyrafi case 1: 318c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 319c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 320c76d4239SHadi Asyrafi break; 321c76d4239SHadi Asyrafi case 2: 322c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 323c76d4239SHadi Asyrafi completed_addr[0], 324c76d4239SHadi Asyrafi completed_addr[1], 0); 325c76d4239SHadi Asyrafi break; 326c76d4239SHadi Asyrafi case 3: 327c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 328c76d4239SHadi Asyrafi completed_addr[0], 329c76d4239SHadi Asyrafi completed_addr[1], 330c76d4239SHadi Asyrafi completed_addr[2]); 331c76d4239SHadi Asyrafi break; 332c76d4239SHadi Asyrafi case 0: 333c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 334c76d4239SHadi Asyrafi break; 335c76d4239SHadi Asyrafi default: 336cefb37ebSTien Hock, Loh mailbox_clear_response(); 337c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 338c76d4239SHadi Asyrafi } 339c76d4239SHadi Asyrafi break; 340c76d4239SHadi Asyrafi 341c76d4239SHadi Asyrafi default: 342c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 343c76d4239SHadi Asyrafi cookie, handle, flags); 344c76d4239SHadi Asyrafi } 345c76d4239SHadi Asyrafi } 346c76d4239SHadi Asyrafi 347c76d4239SHadi Asyrafi DECLARE_RT_SVC( 348c76d4239SHadi Asyrafi socfpga_sip_svc, 349c76d4239SHadi Asyrafi OEN_SIP_START, 350c76d4239SHadi Asyrafi OEN_SIP_END, 351c76d4239SHadi Asyrafi SMC_TYPE_FAST, 352c76d4239SHadi Asyrafi NULL, 353c76d4239SHadi Asyrafi sip_smc_handler 354c76d4239SHadi Asyrafi ); 355c76d4239SHadi Asyrafi 356c76d4239SHadi Asyrafi DECLARE_RT_SVC( 357c76d4239SHadi Asyrafi socfpga_sip_svc_std, 358c76d4239SHadi Asyrafi OEN_SIP_START, 359c76d4239SHadi Asyrafi OEN_SIP_END, 360c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 361c76d4239SHadi Asyrafi NULL, 362c76d4239SHadi Asyrafi sip_smc_handler 363c76d4239SHadi Asyrafi ); 364