1c76d4239SHadi Asyrafi /* 212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 17c76d4239SHadi Asyrafi 18c76d4239SHadi Asyrafi 19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 21c76d4239SHadi Asyrafi 22673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 23aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 24ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 27276a4366SSieu Mun Tang static bool bridge_disable; 28c76d4239SHadi Asyrafi 29984e236eSSieu Mun Tang /* RSU static variables */ 3044eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 31984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 32673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 33c76d4239SHadi Asyrafi 34c76d4239SHadi Asyrafi /* SiP Service UUID */ 35c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 36c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 37c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 38c76d4239SHadi Asyrafi 39e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 40c76d4239SHadi Asyrafi uint64_t x1, 41c76d4239SHadi Asyrafi uint64_t x2, 42c76d4239SHadi Asyrafi uint64_t x3, 43c76d4239SHadi Asyrafi uint64_t x4, 44c76d4239SHadi Asyrafi void *cookie, 45c76d4239SHadi Asyrafi void *handle, 46c76d4239SHadi Asyrafi uint64_t flags) 47c76d4239SHadi Asyrafi { 48c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 49c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 50c76d4239SHadi Asyrafi } 51c76d4239SHadi Asyrafi 52c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 53c76d4239SHadi Asyrafi 547c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 55c76d4239SHadi Asyrafi { 56ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 57c76d4239SHadi Asyrafi 58c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 59c76d4239SHadi Asyrafi args[0] = (1<<8); 60c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 617c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 62c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 63c76d4239SHadi Asyrafi current_buffer++; 64c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 65581182c1SSieu Mun Tang } else { 66c76d4239SHadi Asyrafi args[2] = bytes_per_block; 67581182c1SSieu Mun Tang } 687c58fd4eSHadi Asyrafi 697c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 70aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 71d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 727c58fd4eSHadi Asyrafi 73c76d4239SHadi Asyrafi buffer->subblocks_sent++; 74c76d4239SHadi Asyrafi max_blocks--; 75c76d4239SHadi Asyrafi } 767c58fd4eSHadi Asyrafi 777c58fd4eSHadi Asyrafi return !max_blocks; 78c76d4239SHadi Asyrafi } 79c76d4239SHadi Asyrafi 80c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 81c76d4239SHadi Asyrafi { 82581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 837c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 84581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 857c58fd4eSHadi Asyrafi break; 86581182c1SSieu Mun Tang } 87581182c1SSieu Mun Tang } 88c76d4239SHadi Asyrafi return 0; 89c76d4239SHadi Asyrafi } 90c76d4239SHadi Asyrafi 91673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void) 92c76d4239SHadi Asyrafi { 93dfdd38c2SHadi Asyrafi uint32_t ret; 94dfdd38c2SHadi Asyrafi 95673afd6fSSieu Mun Tang switch (request_type) { 96673afd6fSSieu Mun Tang case RECONFIGURATION: 97673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 98673afd6fSSieu Mun Tang true); 99673afd6fSSieu Mun Tang break; 100673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 101673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 102673afd6fSSieu Mun Tang false); 103673afd6fSSieu Mun Tang break; 104673afd6fSSieu Mun Tang default: 105673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 106673afd6fSSieu Mun Tang false); 107673afd6fSSieu Mun Tang break; 10852cf9c2cSKris Chaplin } 1097c58fd4eSHadi Asyrafi 110e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 11152cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1127c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 11352cf9c2cSKris Chaplin } else { 114673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1157c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1167c58fd4eSHadi Asyrafi } 11752cf9c2cSKris Chaplin } 1187c58fd4eSHadi Asyrafi 119673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 12011f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 121276a4366SSieu Mun Tang bridge_disable = false; 1229c8f3af5SHadi Asyrafi } 123673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1249c8f3af5SHadi Asyrafi 1257c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 126c76d4239SHadi Asyrafi } 127c76d4239SHadi Asyrafi 128c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 129c76d4239SHadi Asyrafi { 130c76d4239SHadi Asyrafi int i; 131c76d4239SHadi Asyrafi 132c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 133c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 134c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 135c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 136c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 137c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 138c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 139c76d4239SHadi Asyrafi current_block++; 140c76d4239SHadi Asyrafi *buffer_addr_completed = 141c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 142c76d4239SHadi Asyrafi return 0; 143c76d4239SHadi Asyrafi } 144c76d4239SHadi Asyrafi } 145c76d4239SHadi Asyrafi } 146c76d4239SHadi Asyrafi 147c76d4239SHadi Asyrafi return -1; 148c76d4239SHadi Asyrafi } 149c76d4239SHadi Asyrafi 150e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 151aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 152c76d4239SHadi Asyrafi { 153c76d4239SHadi Asyrafi uint32_t resp[5]; 154a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 155a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 156c76d4239SHadi Asyrafi int all_completed = 1; 157a250c04bSSieu Mun Tang *count = 0; 158c76d4239SHadi Asyrafi 159cefb37ebSTien Hock, Loh while (*count < 3) { 160c76d4239SHadi Asyrafi 161a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 162a250c04bSSieu Mun Tang resp, &resp_len); 163c76d4239SHadi Asyrafi 164286b96f4SSieu Mun Tang if (status < 0) { 165cefb37ebSTien Hock, Loh break; 166286b96f4SSieu Mun Tang } 167c76d4239SHadi Asyrafi 168c76d4239SHadi Asyrafi max_blocks++; 169cefb37ebSTien Hock, Loh 170c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 171286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 172c76d4239SHadi Asyrafi *count = *count + 1; 173286b96f4SSieu Mun Tang } else { 174c76d4239SHadi Asyrafi break; 175c76d4239SHadi Asyrafi } 176286b96f4SSieu Mun Tang } 177c76d4239SHadi Asyrafi 178c76d4239SHadi Asyrafi if (*count <= 0) { 179286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 180286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 181cefb37ebSTien Hock, Loh mailbox_clear_response(); 182673afd6fSSieu Mun Tang request_type = NO_REQUEST; 183c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 184c76d4239SHadi Asyrafi } 185c76d4239SHadi Asyrafi 186c76d4239SHadi Asyrafi *count = 0; 187c76d4239SHadi Asyrafi } 188c76d4239SHadi Asyrafi 189c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 190c76d4239SHadi Asyrafi 191581182c1SSieu Mun Tang if (*count > 0) { 192c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 193581182c1SSieu Mun Tang } else if (*count == 0) { 194c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 195581182c1SSieu Mun Tang } 196c76d4239SHadi Asyrafi 197c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 198c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 199c76d4239SHadi Asyrafi all_completed = 0; 200c76d4239SHadi Asyrafi break; 201c76d4239SHadi Asyrafi } 202c76d4239SHadi Asyrafi } 203c76d4239SHadi Asyrafi 204581182c1SSieu Mun Tang if (all_completed == 1) { 205c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 206581182c1SSieu Mun Tang } 207c76d4239SHadi Asyrafi 208c76d4239SHadi Asyrafi return status; 209c76d4239SHadi Asyrafi } 210c76d4239SHadi Asyrafi 211276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 212c76d4239SHadi Asyrafi { 213a250c04bSSieu Mun Tang uint32_t argument = 0x1; 214c76d4239SHadi Asyrafi uint32_t response[3]; 215c76d4239SHadi Asyrafi int status = 0; 216a250c04bSSieu Mun Tang unsigned int size = 0; 217a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 218c76d4239SHadi Asyrafi 219673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 220673afd6fSSieu Mun Tang 221276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 222276a4366SSieu Mun Tang bridge_disable = true; 223276a4366SSieu Mun Tang } 224276a4366SSieu Mun Tang 225276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 226276a4366SSieu Mun Tang size = 1; 227276a4366SSieu Mun Tang bridge_disable = false; 228673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 229ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2309c8f3af5SHadi Asyrafi 231cefb37ebSTien Hock, Loh mailbox_clear_response(); 232cefb37ebSTien Hock, Loh 233a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 234a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 235cefb37ebSTien Hock, Loh 236a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 237a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 238c76d4239SHadi Asyrafi 239e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 240276a4366SSieu Mun Tang bridge_disable = false; 241673afd6fSSieu Mun Tang request_type = NO_REQUEST; 242e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 244c76d4239SHadi Asyrafi 245c76d4239SHadi Asyrafi max_blocks = response[0]; 246c76d4239SHadi Asyrafi bytes_per_block = response[1]; 247c76d4239SHadi Asyrafi 248c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 249c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 250c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 251c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 252c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 253c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 254c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 255c76d4239SHadi Asyrafi } 256c76d4239SHadi Asyrafi 257c76d4239SHadi Asyrafi blocks_submitted = 0; 258c76d4239SHadi Asyrafi current_block = 0; 259cefb37ebSTien Hock, Loh read_block = 0; 260c76d4239SHadi Asyrafi current_buffer = 0; 261c76d4239SHadi Asyrafi 262276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 263276a4366SSieu Mun Tang if (bridge_disable) { 26411f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2659c8f3af5SHadi Asyrafi } 2669c8f3af5SHadi Asyrafi 267e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 268c76d4239SHadi Asyrafi } 269c76d4239SHadi Asyrafi 2707c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2717c58fd4eSHadi Asyrafi { 272581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 273581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 2747c58fd4eSHadi Asyrafi return false; 275581182c1SSieu Mun Tang } 276581182c1SSieu Mun Tang } 2777c58fd4eSHadi Asyrafi return true; 2787c58fd4eSHadi Asyrafi } 2797c58fd4eSHadi Asyrafi 280aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2817c58fd4eSHadi Asyrafi { 28212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 285581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 2867c58fd4eSHadi Asyrafi return false; 287581182c1SSieu Mun Tang } 288581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 2891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 290581182c1SSieu Mun Tang } 291581182c1SSieu Mun Tang if (addr + size > DRAM_BASE + DRAM_SIZE) { 2921a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 293581182c1SSieu Mun Tang } 2941a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 2967c58fd4eSHadi Asyrafi } 297c76d4239SHadi Asyrafi 298e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 299c76d4239SHadi Asyrafi { 3007c58fd4eSHadi Asyrafi int i; 301c76d4239SHadi Asyrafi 3027c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 303c76d4239SHadi Asyrafi 3041a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 305ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3067c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 307ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 308c76d4239SHadi Asyrafi 309c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3107c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3117c58fd4eSHadi Asyrafi 3127c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3137c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3147c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3157c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3167c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3177c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 318c76d4239SHadi Asyrafi blocks_submitted++; 3197c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 320c76d4239SHadi Asyrafi break; 321c76d4239SHadi Asyrafi } 322c76d4239SHadi Asyrafi } 323c76d4239SHadi Asyrafi 324ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3257c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 326ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 327c76d4239SHadi Asyrafi 3287c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 329c76d4239SHadi Asyrafi } 330c76d4239SHadi Asyrafi 33113d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 33213d33d52SHadi Asyrafi { 3337e954dfcSSiew Chin Lim #if DEBUG 3347e954dfcSSiew Chin Lim return 0; 3357e954dfcSSiew Chin Lim #endif 3367e954dfcSSiew Chin Lim 33713d33d52SHadi Asyrafi switch (reg_addr) { 33813d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 33913d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 34013d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 34113d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 34213d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 34313d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 34413d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 34513d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 34613d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3474687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3484687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3494687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3504687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3514687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3524687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3534687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3544687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3554687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3564687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3574687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3584687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3594687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3604687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3614687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3624687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3634687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 3644687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 3654687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 3664687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 3674687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 3684687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 36913d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 37013d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 37113d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 37213d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 37313d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 37413d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 37513d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 37613d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 37713d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 37813d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 37913d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 38013d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 38113d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 38213d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 38313d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 38413d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 38513d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 38613d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 38713d33d52SHadi Asyrafi return 0; 38813d33d52SHadi Asyrafi 38913d33d52SHadi Asyrafi default: 39013d33d52SHadi Asyrafi break; 39113d33d52SHadi Asyrafi } 39213d33d52SHadi Asyrafi 39313d33d52SHadi Asyrafi return -1; 39413d33d52SHadi Asyrafi } 39513d33d52SHadi Asyrafi 39613d33d52SHadi Asyrafi /* Secure register access */ 39713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 39813d33d52SHadi Asyrafi { 399581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 40013d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 401581182c1SSieu Mun Tang } 40213d33d52SHadi Asyrafi 40313d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 40413d33d52SHadi Asyrafi 40513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 40613d33d52SHadi Asyrafi } 40713d33d52SHadi Asyrafi 40813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 40913d33d52SHadi Asyrafi uint32_t *retval) 41013d33d52SHadi Asyrafi { 411581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 41213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 413581182c1SSieu Mun Tang } 41413d33d52SHadi Asyrafi 41513d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 41613d33d52SHadi Asyrafi 41713d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 41813d33d52SHadi Asyrafi } 41913d33d52SHadi Asyrafi 42013d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 42113d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 42213d33d52SHadi Asyrafi { 42313d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 42413d33d52SHadi Asyrafi *retval &= ~mask; 425c9c07099SSiew Chin Lim *retval |= val & mask; 42613d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 42713d33d52SHadi Asyrafi } 42813d33d52SHadi Asyrafi 42913d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 43013d33d52SHadi Asyrafi } 43113d33d52SHadi Asyrafi 432e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 433e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 434e1f97d9cSHadi Asyrafi 435d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 436e1f97d9cSHadi Asyrafi { 437581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 438960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 439581182c1SSieu Mun Tang } 440e1f97d9cSHadi Asyrafi 441e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 442e1f97d9cSHadi Asyrafi } 443e1f97d9cSHadi Asyrafi 444e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address) 445e1f97d9cSHadi Asyrafi { 446e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 447e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 448e1f97d9cSHadi Asyrafi } 449e1f97d9cSHadi Asyrafi 450ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 451e1f97d9cSHadi Asyrafi { 452581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 453960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 454581182c1SSieu Mun Tang } 455e1f97d9cSHadi Asyrafi 456e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 457e1f97d9cSHadi Asyrafi } 458e1f97d9cSHadi Asyrafi 459e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 460e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 461e1f97d9cSHadi Asyrafi { 462581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 463960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 464581182c1SSieu Mun Tang } 465e1f97d9cSHadi Asyrafi 466e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 467e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 468e1f97d9cSHadi Asyrafi } 469e1f97d9cSHadi Asyrafi 47044eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 47144eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 47244eb782eSChee Hong Ang { 47344eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 47444eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 47544eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 47644eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 47744eb782eSChee Hong Ang 47844eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 47944eb782eSChee Hong Ang } 48044eb782eSChee Hong Ang 481984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 482984e236eSSieu Mun Tang { 483984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 484984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 485984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 486984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 487984e236eSSieu Mun Tang 488984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 489984e236eSSieu Mun Tang } 490984e236eSSieu Mun Tang 49152cf9c2cSKris Chaplin /* Intel HWMON services */ 49252cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 49352cf9c2cSKris Chaplin { 49452cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 49552cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 49652cf9c2cSKris Chaplin } 49752cf9c2cSKris Chaplin 49852cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 49952cf9c2cSKris Chaplin } 50052cf9c2cSKris Chaplin 50152cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 50252cf9c2cSKris Chaplin { 50352cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 50452cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 50552cf9c2cSKris Chaplin } 50652cf9c2cSKris Chaplin 50752cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 50852cf9c2cSKris Chaplin } 50952cf9c2cSKris Chaplin 5100c5d62adSHadi Asyrafi /* Mailbox services */ 511c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 512c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 513c026dfe3SSieu Mun Tang int status; 514c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 515c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 516c026dfe3SSieu Mun Tang 517c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 518c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 519c026dfe3SSieu Mun Tang 520c026dfe3SSieu Mun Tang if (status < 0) { 521c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 522c026dfe3SSieu Mun Tang } 523c026dfe3SSieu Mun Tang 524c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 525c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 526c026dfe3SSieu Mun Tang } 527c026dfe3SSieu Mun Tang 528c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 529c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 530c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 531c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 532c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 533a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 534ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 535a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 536a250c04bSSieu Mun Tang unsigned int *len_in_resp) 5370c5d62adSHadi Asyrafi { 5381a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 539651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 5401a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 541581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 5421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 543581182c1SSieu Mun Tang } 5441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 5450c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 546ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 5470c5d62adSHadi Asyrafi 5480c5d62adSHadi Asyrafi if (status < 0) { 5490c5d62adSHadi Asyrafi *mbox_status = -status; 5500c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 5510c5d62adSHadi Asyrafi } 5520c5d62adSHadi Asyrafi 5530c5d62adSHadi Asyrafi *mbox_status = 0; 554a250c04bSSieu Mun Tang *len_in_resp = resp_len; 555ac097fdfSSieu Mun Tang 556ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 557ac097fdfSSieu Mun Tang 5580c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 5590c5d62adSHadi Asyrafi } 5600c5d62adSHadi Asyrafi 56193a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 56293a5b97eSSieu Mun Tang { 56393a5b97eSSieu Mun Tang int status; 56493a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 56593a5b97eSSieu Mun Tang 56693a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 56793a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 56893a5b97eSSieu Mun Tang 56993a5b97eSSieu Mun Tang if (status < 0) { 57093a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 57193a5b97eSSieu Mun Tang } 57293a5b97eSSieu Mun Tang 57393a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 57493a5b97eSSieu Mun Tang } 57593a5b97eSSieu Mun Tang 5764837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 5774837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 5784837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 5794837a640SSieu Mun Tang { 5804837a640SSieu Mun Tang int status = 0; 5814837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 5824837a640SSieu Mun Tang 5834837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 5844837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5854837a640SSieu Mun Tang } 5864837a640SSieu Mun Tang 5874837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 5884837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5894837a640SSieu Mun Tang } 5904837a640SSieu Mun Tang 5914837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 5924837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 5934837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 5944837a640SSieu Mun Tang } else { 5954837a640SSieu Mun Tang status = mailbox_read_response(job_id, 5964837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 5974837a640SSieu Mun Tang 5984837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 5994837a640SSieu Mun Tang status = MBOX_BUSY; 6004837a640SSieu Mun Tang } 6014837a640SSieu Mun Tang } 6024837a640SSieu Mun Tang 6034837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 6044837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 6054837a640SSieu Mun Tang } 6064837a640SSieu Mun Tang 6074837a640SSieu Mun Tang if (status == MBOX_BUSY) { 6084837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 6094837a640SSieu Mun Tang } 6104837a640SSieu Mun Tang 6114837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 6124837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 6134837a640SSieu Mun Tang 614*76ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 615*76ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 616*76ed3223SSieu Mun Tang *mbox_error = -status; 617*76ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 6184837a640SSieu Mun Tang *mbox_error = -status; 6194837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 6204837a640SSieu Mun Tang } 6214837a640SSieu Mun Tang 6224837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 6234837a640SSieu Mun Tang } 6244837a640SSieu Mun Tang 625b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 626b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 627b703facaSSieu Mun Tang { 628b703facaSSieu Mun Tang int status = 0; 629b703facaSSieu Mun Tang 630ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 631ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 632b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 633b703facaSSieu Mun Tang } else { 634b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 635b703facaSSieu Mun Tang } 636b703facaSSieu Mun Tang } else { 637ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 638b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 639b703facaSSieu Mun Tang } else { 640b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 641b703facaSSieu Mun Tang } 642b703facaSSieu Mun Tang } 643b703facaSSieu Mun Tang 644b703facaSSieu Mun Tang if (status < 0) { 645b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 646b703facaSSieu Mun Tang } 647b703facaSSieu Mun Tang 648b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 649b703facaSSieu Mun Tang } 650b703facaSSieu Mun Tang 651c76d4239SHadi Asyrafi /* 652c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 653c76d4239SHadi Asyrafi */ 654c76d4239SHadi Asyrafi 655ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 656c76d4239SHadi Asyrafi u_register_t x1, 657c76d4239SHadi Asyrafi u_register_t x2, 658c76d4239SHadi Asyrafi u_register_t x3, 659c76d4239SHadi Asyrafi u_register_t x4, 660c76d4239SHadi Asyrafi void *cookie, 661c76d4239SHadi Asyrafi void *handle, 662c76d4239SHadi Asyrafi u_register_t flags) 663c76d4239SHadi Asyrafi { 664d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 665d1740831SSieu Mun Tang uint32_t retval2 = 0; 66677902fcaSSieu Mun Tang uint32_t mbox_error = 0; 66777902fcaSSieu Mun Tang uint64_t retval64, rsu_respbuf[9]; 668286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 669a250c04bSSieu Mun Tang int mbox_status; 670a250c04bSSieu Mun Tang unsigned int len_in_resp; 671c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 672f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 673c76d4239SHadi Asyrafi switch (smc_fid) { 674c76d4239SHadi Asyrafi case SIP_SVC_UID: 675c76d4239SHadi Asyrafi /* Return UID to the caller */ 676c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 67713d33d52SHadi Asyrafi 678c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 679673afd6fSSieu Mun Tang status = intel_mailbox_fpga_config_isdone(); 680c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 68113d33d52SHadi Asyrafi 682c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 683c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 684c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 685c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 686c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 68713d33d52SHadi Asyrafi 688c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 689c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 690c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 69113d33d52SHadi Asyrafi 692c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 693c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 694c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 69513d33d52SHadi Asyrafi 696c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 697c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 698aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 699aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 700c76d4239SHadi Asyrafi case 1: 701c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 702c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 70313d33d52SHadi Asyrafi 704c76d4239SHadi Asyrafi case 2: 705c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 706c76d4239SHadi Asyrafi completed_addr[0], 707c76d4239SHadi Asyrafi completed_addr[1], 0); 70813d33d52SHadi Asyrafi 709c76d4239SHadi Asyrafi case 3: 710c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 711c76d4239SHadi Asyrafi completed_addr[0], 712c76d4239SHadi Asyrafi completed_addr[1], 713c76d4239SHadi Asyrafi completed_addr[2]); 71413d33d52SHadi Asyrafi 715c76d4239SHadi Asyrafi case 0: 716c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 71713d33d52SHadi Asyrafi 718c76d4239SHadi Asyrafi default: 719cefb37ebSTien Hock, Loh mailbox_clear_response(); 720c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 721c76d4239SHadi Asyrafi } 72213d33d52SHadi Asyrafi 72313d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 724aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 725aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 72613d33d52SHadi Asyrafi 72713d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 728aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 729aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 73013d33d52SHadi Asyrafi 73113d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 73213d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 733aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 734aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 735c76d4239SHadi Asyrafi 736e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 737e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 738e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 739e1f97d9cSHadi Asyrafi if (status) { 740e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 741e1f97d9cSHadi Asyrafi } else { 742e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 743e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 744e1f97d9cSHadi Asyrafi } 745e1f97d9cSHadi Asyrafi 746e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 747e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 748e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 749e1f97d9cSHadi Asyrafi 750e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 751e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 752e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 753e1f97d9cSHadi Asyrafi 754e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 755e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 756aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 757e1f97d9cSHadi Asyrafi if (status) { 758e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 759e1f97d9cSHadi Asyrafi } else { 760aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 761e1f97d9cSHadi Asyrafi } 762e1f97d9cSHadi Asyrafi 76344eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 76444eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 76544eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 76644eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 76744eb782eSChee Hong Ang 76844eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 76944eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 77044eb782eSChee Hong Ang SMC_RET1(handle, status); 77144eb782eSChee Hong Ang 772984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 773984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 774984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 775984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 776984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 777984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 778984e236eSSieu Mun Tang 779984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 780984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 781984e236eSSieu Mun Tang SMC_RET1(handle, status); 782984e236eSSieu Mun Tang 7834c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 7844c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 7854c26957bSChee Hong Ang 7864c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 7874c26957bSChee Hong Ang rsu_max_retry = x1; 7884c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 7894c26957bSChee Hong Ang 790c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 791c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 792c703d752SSieu Mun Tang SMC_RET1(handle, status); 793c703d752SSieu Mun Tang 794b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 795b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 796b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 797b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 798b703facaSSieu Mun Tang 799c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 800c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 801c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 802c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 8030c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 8040c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 8050c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 806ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 807ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 808108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 8090c5d62adSHadi Asyrafi 81093a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 81193a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 81293a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 81393a5b97eSSieu Mun Tang 81402d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 81502d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 81602d3ef33SSieu Mun Tang 81702d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 81802d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 81902d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 82002d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 82102d3ef33SSieu Mun Tang } else { 82202d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 82302d3ef33SSieu Mun Tang } 82402d3ef33SSieu Mun Tang 82502d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 82602d3ef33SSieu Mun Tang 827537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 828537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 829537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 830537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 831537ff052SSieu Mun Tang 832537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 833537ff052SSieu Mun Tang status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6, 834537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 835537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 836537ff052SSieu Mun Tang status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6, 837537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 838537ff052SSieu Mun Tang } else { 839537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 840537ff052SSieu Mun Tang } 841537ff052SSieu Mun Tang 842537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 843537ff052SSieu Mun Tang 8444837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 8454837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 8464837a640SSieu Mun Tang &mbox_error); 8474837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 8484837a640SSieu Mun Tang 84924f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 85024f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 85124f9dc8aSSieu Mun Tang &send_id); 85224f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 85324f9dc8aSSieu Mun Tang 8544837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 8554837a640SSieu Mun Tang status = intel_fcs_send_cert(x1, x2, &send_id); 8564837a640SSieu Mun Tang SMC_RET1(handle, status); 8574837a640SSieu Mun Tang 8584837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 8594837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 8604837a640SSieu Mun Tang SMC_RET1(handle, status); 8614837a640SSieu Mun Tang 8627facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 8637facacecSSieu Mun Tang status = intel_fcs_cntr_set_preauth(x1, x2, x3, 8647facacecSSieu Mun Tang &mbox_error); 8657facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 8667facacecSSieu Mun Tang 86711f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 86811f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 86911f4f030SSieu Mun Tang SMC_RET1(handle, status); 87011f4f030SSieu Mun Tang 871ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 872ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 873ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 874ad47f142SSieu Mun Tang 875ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 876ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 877ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 878ad47f142SSieu Mun Tang 879d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 880d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 881d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 882d1740831SSieu Mun Tang 883d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 884d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 885d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 886d1740831SSieu Mun Tang 887d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 888d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 889d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 890d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 891d1740831SSieu Mun Tang 892d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 893d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 894d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 895d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 896d1740831SSieu Mun Tang 897581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 898581182c1SSieu Mun Tang status = intel_fcs_get_attestation_cert(x1, x2, 899581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 900581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 901581182c1SSieu Mun Tang 902581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 903581182c1SSieu Mun Tang status = intel_fcs_create_cert_on_reload(x1, &mbox_error); 904581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 905581182c1SSieu Mun Tang 9066dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 9076dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 9086dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 9096dc00c24SSieu Mun Tang 9106dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 9116dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 9126dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9136dc00c24SSieu Mun Tang 914342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 915342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 916342a0618SSieu Mun Tang SMC_RET1(handle, status); 917342a0618SSieu Mun Tang 918342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 919342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 920342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 921342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 922342a0618SSieu Mun Tang 923342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 924342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 925342a0618SSieu Mun Tang &mbox_error); 926342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 927342a0618SSieu Mun Tang 928342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 929342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 930342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 931342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 932342a0618SSieu Mun Tang 9337e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 9347e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9357e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 9367e8249a2SSieu Mun Tang x4, x5, &mbox_error); 9377e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9387e8249a2SSieu Mun Tang 93970a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 94070a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 94170a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 94270a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 94370a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 94470a7e6afSSieu Mun Tang &mbox_error); 94570a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 94670a7e6afSSieu Mun Tang 9477e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 9487e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9497e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 95070a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 95170a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 95270a7e6afSSieu Mun Tang &mbox_error); 9537e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9547e8249a2SSieu Mun Tang 9554687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 9564687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9574687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9584687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 9594687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 9604687021dSSieu Mun Tang &mbox_error, &send_id); 9614687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9624687021dSSieu Mun Tang 9634687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 9644687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9654687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9664687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 9674687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 9684687021dSSieu Mun Tang &mbox_error, &send_id); 9694687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9704687021dSSieu Mun Tang 971c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 972c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 973c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 974c05ea296SSieu Mun Tang x4, x5, &mbox_error); 975c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 976c05ea296SSieu Mun Tang 97770a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 97870a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 97970a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 98070a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 98170a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 98270a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 98370a7e6afSSieu Mun Tang false, &mbox_error); 98470a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 98570a7e6afSSieu Mun Tang 986c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 987c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 988c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 989c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 99070a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 99170a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 99270a7e6afSSieu Mun Tang true, &mbox_error); 993c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 994c05ea296SSieu Mun Tang 9954687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 9964687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9974687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9984687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 9994687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10004687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10014687021dSSieu Mun Tang false, &mbox_error, &send_id); 10024687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10034687021dSSieu Mun Tang 10044687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 10054687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10064687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10074687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10084687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10094687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10104687021dSSieu Mun Tang true, &mbox_error, &send_id); 10114687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10124687021dSSieu Mun Tang 101307912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 101407912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 101507912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 101607912da1SSieu Mun Tang x4, x5, &mbox_error); 101707912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 101807912da1SSieu Mun Tang 10191d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 10201d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10211d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10221d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10231d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, false, 10241d97dd74SSieu Mun Tang &mbox_error); 10251d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10261d97dd74SSieu Mun Tang 102707912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 102807912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 102907912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10301d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10311d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, true, 10321d97dd74SSieu Mun Tang &mbox_error); 103307912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 103407912da1SSieu Mun Tang 10354687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 10364687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10374687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10384687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 10394687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 10404687021dSSieu Mun Tang &mbox_error, &send_id); 10414687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10424687021dSSieu Mun Tang 10434687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 10444687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10454687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10464687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 10474687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 10484687021dSSieu Mun Tang &mbox_error, &send_id); 10494687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10504687021dSSieu Mun Tang 105169254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 105269254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 105369254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 105469254105SSieu Mun Tang x4, x5, &mbox_error); 105569254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 105669254105SSieu Mun Tang 105769254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 105869254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 105969254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 106069254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3, 106169254105SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 106269254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 106369254105SSieu Mun Tang 10647e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 10657e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10667e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 10677e25eb87SSieu Mun Tang x4, x5, &mbox_error); 10687e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 10697e25eb87SSieu Mun Tang 10707e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 10717e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10727e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10737e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3, 10747e25eb87SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 10757e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10767e25eb87SSieu Mun Tang 107758305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 107858305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 107958305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 108058305060SSieu Mun Tang x4, x5, &mbox_error); 108158305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 108258305060SSieu Mun Tang 10831d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 10841d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10851d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10861d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10871d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 10881d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 10891d97dd74SSieu Mun Tang x7, false, &mbox_error); 10901d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10911d97dd74SSieu Mun Tang 10924687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 10934687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10944687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10954687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10964687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 10974687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 10984687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 10994687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11004687021dSSieu Mun Tang 11014687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 11024687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11034687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11044687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11054687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 11064687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11074687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 11084687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11094687021dSSieu Mun Tang 111058305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 111158305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 111258305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 111358305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11141d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 11151d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11161d97dd74SSieu Mun Tang x7, true, &mbox_error); 111758305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 111807912da1SSieu Mun Tang 1119d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 1120d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1121d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 1122d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 1123d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1124d2fee94aSSieu Mun Tang 1125d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1126d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3, 1127d2fee94aSSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1128d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1129d2fee94aSSieu Mun Tang 113049446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 113149446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 113249446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 113349446866SSieu Mun Tang x4, x5, &mbox_error); 113449446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 113549446866SSieu Mun Tang 113649446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 113749446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 113849446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 113949446866SSieu Mun Tang status = intel_fcs_ecdh_request_finalize(x1, x2, x3, 114049446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 114149446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 114249446866SSieu Mun Tang 11436726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 11446726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11456726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 11466726390eSSieu Mun Tang &mbox_error); 11476726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 11486726390eSSieu Mun Tang 1149dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 1150dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1151dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1152dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1153dcb144f1SSieu Mun Tang x5, x6, false, &send_id); 1154dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 1155dcb144f1SSieu Mun Tang 11566726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 11576726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11586726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1159dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1160dcb144f1SSieu Mun Tang x5, x6, true, &send_id); 11616726390eSSieu Mun Tang SMC_RET1(handle, status); 11626726390eSSieu Mun Tang 116377902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 116477902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 116577902fcaSSieu Mun Tang &mbox_error); 116677902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 116777902fcaSSieu Mun Tang 1168f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 1169f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1170f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 1171f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 1172f0c40b89SSieu Mun Tang 1173c76d4239SHadi Asyrafi default: 1174c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1175c76d4239SHadi Asyrafi cookie, handle, flags); 1176c76d4239SHadi Asyrafi } 1177c76d4239SHadi Asyrafi } 1178c76d4239SHadi Asyrafi 1179ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 1180ad47f142SSieu Mun Tang u_register_t x1, 1181ad47f142SSieu Mun Tang u_register_t x2, 1182ad47f142SSieu Mun Tang u_register_t x3, 1183ad47f142SSieu Mun Tang u_register_t x4, 1184ad47f142SSieu Mun Tang void *cookie, 1185ad47f142SSieu Mun Tang void *handle, 1186ad47f142SSieu Mun Tang u_register_t flags) 1187ad47f142SSieu Mun Tang { 1188ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 1189ad47f142SSieu Mun Tang 1190ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 1191ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 1192ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 1193ad47f142SSieu Mun Tang cookie, handle, flags); 1194ad47f142SSieu Mun Tang } else { 1195ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 1196ad47f142SSieu Mun Tang cookie, handle, flags); 1197ad47f142SSieu Mun Tang } 1198ad47f142SSieu Mun Tang } 1199ad47f142SSieu Mun Tang 1200c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1201c76d4239SHadi Asyrafi socfpga_sip_svc, 1202c76d4239SHadi Asyrafi OEN_SIP_START, 1203c76d4239SHadi Asyrafi OEN_SIP_END, 1204c76d4239SHadi Asyrafi SMC_TYPE_FAST, 1205c76d4239SHadi Asyrafi NULL, 1206c76d4239SHadi Asyrafi sip_smc_handler 1207c76d4239SHadi Asyrafi ); 1208c76d4239SHadi Asyrafi 1209c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1210c76d4239SHadi Asyrafi socfpga_sip_svc_std, 1211c76d4239SHadi Asyrafi OEN_SIP_START, 1212c76d4239SHadi Asyrafi OEN_SIP_END, 1213c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 1214c76d4239SHadi Asyrafi NULL, 1215c76d4239SHadi Asyrafi sip_smc_handler 1216c76d4239SHadi Asyrafi ); 1217