1c76d4239SHadi Asyrafi /* 212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 17c76d4239SHadi Asyrafi 18c76d4239SHadi Asyrafi 19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 21c76d4239SHadi Asyrafi 22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 26276a4366SSieu Mun Tang static bool bridge_disable; 27c76d4239SHadi Asyrafi 28984e236eSSieu Mun Tang /* RSU static variables */ 2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 3044eb782eSChee Hong Ang 314c26957bSChee Hong Ang /* RSU Max Retry */ 324c26957bSChee Hong Ang static uint32_t rsu_max_retry; 33984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 34c76d4239SHadi Asyrafi 35c76d4239SHadi Asyrafi /* SiP Service UUID */ 36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 37c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 38c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 39c76d4239SHadi Asyrafi 40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 41c76d4239SHadi Asyrafi uint64_t x1, 42c76d4239SHadi Asyrafi uint64_t x2, 43c76d4239SHadi Asyrafi uint64_t x3, 44c76d4239SHadi Asyrafi uint64_t x4, 45c76d4239SHadi Asyrafi void *cookie, 46c76d4239SHadi Asyrafi void *handle, 47c76d4239SHadi Asyrafi uint64_t flags) 48c76d4239SHadi Asyrafi { 49c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 50c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 51c76d4239SHadi Asyrafi } 52c76d4239SHadi Asyrafi 53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 54c76d4239SHadi Asyrafi 557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 56c76d4239SHadi Asyrafi { 57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 58c76d4239SHadi Asyrafi 59c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 60c76d4239SHadi Asyrafi args[0] = (1<<8); 61c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 627c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 63c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 64c76d4239SHadi Asyrafi current_buffer++; 65c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 66581182c1SSieu Mun Tang } else { 67c76d4239SHadi Asyrafi args[2] = bytes_per_block; 68581182c1SSieu Mun Tang } 697c58fd4eSHadi Asyrafi 707c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 737c58fd4eSHadi Asyrafi 74c76d4239SHadi Asyrafi buffer->subblocks_sent++; 75c76d4239SHadi Asyrafi max_blocks--; 76c76d4239SHadi Asyrafi } 777c58fd4eSHadi Asyrafi 787c58fd4eSHadi Asyrafi return !max_blocks; 79c76d4239SHadi Asyrafi } 80c76d4239SHadi Asyrafi 81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 82c76d4239SHadi Asyrafi { 83581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 847c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 85581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 867c58fd4eSHadi Asyrafi break; 87581182c1SSieu Mun Tang } 88581182c1SSieu Mun Tang } 89c76d4239SHadi Asyrafi return 0; 90c76d4239SHadi Asyrafi } 91c76d4239SHadi Asyrafi 92dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type) 93c76d4239SHadi Asyrafi { 94dfdd38c2SHadi Asyrafi uint32_t ret; 95dfdd38c2SHadi Asyrafi 9652cf9c2cSKris Chaplin if (query_type == 1U) { 97a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false); 9852cf9c2cSKris Chaplin } else { 99a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true); 10052cf9c2cSKris Chaplin } 1017c58fd4eSHadi Asyrafi 102e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 10352cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1047c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 10552cf9c2cSKris Chaplin } else { 1067c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1077c58fd4eSHadi Asyrafi } 10852cf9c2cSKris Chaplin } 1097c58fd4eSHadi Asyrafi 110276a4366SSieu Mun Tang if (bridge_disable) { 11111f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 112276a4366SSieu Mun Tang bridge_disable = false; 1139c8f3af5SHadi Asyrafi } 1149c8f3af5SHadi Asyrafi 1157c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 116c76d4239SHadi Asyrafi } 117c76d4239SHadi Asyrafi 118c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 119c76d4239SHadi Asyrafi { 120c76d4239SHadi Asyrafi int i; 121c76d4239SHadi Asyrafi 122c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 123c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 124c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 125c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 126c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 127c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 128c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 129c76d4239SHadi Asyrafi current_block++; 130c76d4239SHadi Asyrafi *buffer_addr_completed = 131c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 132c76d4239SHadi Asyrafi return 0; 133c76d4239SHadi Asyrafi } 134c76d4239SHadi Asyrafi } 135c76d4239SHadi Asyrafi } 136c76d4239SHadi Asyrafi 137c76d4239SHadi Asyrafi return -1; 138c76d4239SHadi Asyrafi } 139c76d4239SHadi Asyrafi 140e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 141aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 142c76d4239SHadi Asyrafi { 143c76d4239SHadi Asyrafi uint32_t resp[5]; 144a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 145a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 146c76d4239SHadi Asyrafi int all_completed = 1; 147a250c04bSSieu Mun Tang *count = 0; 148c76d4239SHadi Asyrafi 149cefb37ebSTien Hock, Loh while (*count < 3) { 150c76d4239SHadi Asyrafi 151a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 152a250c04bSSieu Mun Tang resp, &resp_len); 153c76d4239SHadi Asyrafi 154286b96f4SSieu Mun Tang if (status < 0) { 155cefb37ebSTien Hock, Loh break; 156286b96f4SSieu Mun Tang } 157c76d4239SHadi Asyrafi 158c76d4239SHadi Asyrafi max_blocks++; 159cefb37ebSTien Hock, Loh 160c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 161286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 162c76d4239SHadi Asyrafi *count = *count + 1; 163286b96f4SSieu Mun Tang } else { 164c76d4239SHadi Asyrafi break; 165c76d4239SHadi Asyrafi } 166286b96f4SSieu Mun Tang } 167c76d4239SHadi Asyrafi 168c76d4239SHadi Asyrafi if (*count <= 0) { 169286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 170286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 171cefb37ebSTien Hock, Loh mailbox_clear_response(); 172c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 173c76d4239SHadi Asyrafi } 174c76d4239SHadi Asyrafi 175c76d4239SHadi Asyrafi *count = 0; 176c76d4239SHadi Asyrafi } 177c76d4239SHadi Asyrafi 178c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 179c76d4239SHadi Asyrafi 180581182c1SSieu Mun Tang if (*count > 0) { 181c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 182581182c1SSieu Mun Tang } else if (*count == 0) { 183c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 184581182c1SSieu Mun Tang } 185c76d4239SHadi Asyrafi 186c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 187c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 188c76d4239SHadi Asyrafi all_completed = 0; 189c76d4239SHadi Asyrafi break; 190c76d4239SHadi Asyrafi } 191c76d4239SHadi Asyrafi } 192c76d4239SHadi Asyrafi 193581182c1SSieu Mun Tang if (all_completed == 1) { 194c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 195581182c1SSieu Mun Tang } 196c76d4239SHadi Asyrafi 197c76d4239SHadi Asyrafi return status; 198c76d4239SHadi Asyrafi } 199c76d4239SHadi Asyrafi 200276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 201c76d4239SHadi Asyrafi { 202a250c04bSSieu Mun Tang uint32_t argument = 0x1; 203c76d4239SHadi Asyrafi uint32_t response[3]; 204c76d4239SHadi Asyrafi int status = 0; 205a250c04bSSieu Mun Tang unsigned int size = 0; 206a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 207c76d4239SHadi Asyrafi 208276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 209276a4366SSieu Mun Tang bridge_disable = true; 210276a4366SSieu Mun Tang } 211276a4366SSieu Mun Tang 212276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 213276a4366SSieu Mun Tang size = 1; 214276a4366SSieu Mun Tang bridge_disable = false; 215ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2169c8f3af5SHadi Asyrafi 217cefb37ebSTien Hock, Loh mailbox_clear_response(); 218cefb37ebSTien Hock, Loh 219a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 220a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 221cefb37ebSTien Hock, Loh 222a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 223a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 224c76d4239SHadi Asyrafi 225e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 226276a4366SSieu Mun Tang bridge_disable = false; 227e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 228e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 229c76d4239SHadi Asyrafi 230c76d4239SHadi Asyrafi max_blocks = response[0]; 231c76d4239SHadi Asyrafi bytes_per_block = response[1]; 232c76d4239SHadi Asyrafi 233c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 234c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 235c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 236c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 237c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 238c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 239c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 240c76d4239SHadi Asyrafi } 241c76d4239SHadi Asyrafi 242c76d4239SHadi Asyrafi blocks_submitted = 0; 243c76d4239SHadi Asyrafi current_block = 0; 244cefb37ebSTien Hock, Loh read_block = 0; 245c76d4239SHadi Asyrafi current_buffer = 0; 246c76d4239SHadi Asyrafi 247276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 248276a4366SSieu Mun Tang if (bridge_disable) { 24911f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2509c8f3af5SHadi Asyrafi } 2519c8f3af5SHadi Asyrafi 252e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 253c76d4239SHadi Asyrafi } 254c76d4239SHadi Asyrafi 2557c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2567c58fd4eSHadi Asyrafi { 257581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 258581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 2597c58fd4eSHadi Asyrafi return false; 260581182c1SSieu Mun Tang } 261581182c1SSieu Mun Tang } 2627c58fd4eSHadi Asyrafi return true; 2637c58fd4eSHadi Asyrafi } 2647c58fd4eSHadi Asyrafi 265aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2667c58fd4eSHadi Asyrafi { 26712d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 26812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 26912d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 270581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 2717c58fd4eSHadi Asyrafi return false; 272581182c1SSieu Mun Tang } 273581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 2741a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 275581182c1SSieu Mun Tang } 276581182c1SSieu Mun Tang if (addr + size > DRAM_BASE + DRAM_SIZE) { 2771a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 278581182c1SSieu Mun Tang } 2791a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2801a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 2817c58fd4eSHadi Asyrafi } 282c76d4239SHadi Asyrafi 283e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 284c76d4239SHadi Asyrafi { 2857c58fd4eSHadi Asyrafi int i; 286c76d4239SHadi Asyrafi 2877c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 288c76d4239SHadi Asyrafi 2891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 290ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 2917c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 292ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 293c76d4239SHadi Asyrafi 294c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 2957c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 2967c58fd4eSHadi Asyrafi 2977c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 2987c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 2997c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3007c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3017c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3027c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 303c76d4239SHadi Asyrafi blocks_submitted++; 3047c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 305c76d4239SHadi Asyrafi break; 306c76d4239SHadi Asyrafi } 307c76d4239SHadi Asyrafi } 308c76d4239SHadi Asyrafi 309ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3107c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 311ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 312c76d4239SHadi Asyrafi 3137c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 314c76d4239SHadi Asyrafi } 315c76d4239SHadi Asyrafi 31613d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 31713d33d52SHadi Asyrafi { 3187e954dfcSSiew Chin Lim #if DEBUG 3197e954dfcSSiew Chin Lim return 0; 3207e954dfcSSiew Chin Lim #endif 3217e954dfcSSiew Chin Lim 32213d33d52SHadi Asyrafi switch (reg_addr) { 32313d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 32413d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 32513d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 32613d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 32713d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 32813d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 32913d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 33013d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 33113d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 33213d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 33313d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 33413d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 33513d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 33613d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 33713d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 33813d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 33913d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 34013d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 34113d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 34213d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 34313d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 34413d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 34513d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 34613d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 34713d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 34813d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 34913d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 35013d33d52SHadi Asyrafi return 0; 35113d33d52SHadi Asyrafi 35213d33d52SHadi Asyrafi default: 35313d33d52SHadi Asyrafi break; 35413d33d52SHadi Asyrafi } 35513d33d52SHadi Asyrafi 35613d33d52SHadi Asyrafi return -1; 35713d33d52SHadi Asyrafi } 35813d33d52SHadi Asyrafi 35913d33d52SHadi Asyrafi /* Secure register access */ 36013d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 36113d33d52SHadi Asyrafi { 362581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 36313d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 364581182c1SSieu Mun Tang } 36513d33d52SHadi Asyrafi 36613d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 36713d33d52SHadi Asyrafi 36813d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 36913d33d52SHadi Asyrafi } 37013d33d52SHadi Asyrafi 37113d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 37213d33d52SHadi Asyrafi uint32_t *retval) 37313d33d52SHadi Asyrafi { 374581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 37513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 376581182c1SSieu Mun Tang } 37713d33d52SHadi Asyrafi 37813d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 37913d33d52SHadi Asyrafi 38013d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 38113d33d52SHadi Asyrafi } 38213d33d52SHadi Asyrafi 38313d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 38413d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 38513d33d52SHadi Asyrafi { 38613d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 38713d33d52SHadi Asyrafi *retval &= ~mask; 388c9c07099SSiew Chin Lim *retval |= val & mask; 38913d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 39013d33d52SHadi Asyrafi } 39113d33d52SHadi Asyrafi 39213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 39313d33d52SHadi Asyrafi } 39413d33d52SHadi Asyrafi 395e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 396e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 397e1f97d9cSHadi Asyrafi 398d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 399e1f97d9cSHadi Asyrafi { 400581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 401960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 402581182c1SSieu Mun Tang } 403e1f97d9cSHadi Asyrafi 404e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 405e1f97d9cSHadi Asyrafi } 406e1f97d9cSHadi Asyrafi 407e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address) 408e1f97d9cSHadi Asyrafi { 409e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 410e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 411e1f97d9cSHadi Asyrafi } 412e1f97d9cSHadi Asyrafi 413ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 414e1f97d9cSHadi Asyrafi { 415581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 416960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 417581182c1SSieu Mun Tang } 418e1f97d9cSHadi Asyrafi 419e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 420e1f97d9cSHadi Asyrafi } 421e1f97d9cSHadi Asyrafi 422e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 423e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 424e1f97d9cSHadi Asyrafi { 425581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 426960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 427581182c1SSieu Mun Tang } 428e1f97d9cSHadi Asyrafi 429e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 430e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 431e1f97d9cSHadi Asyrafi } 432e1f97d9cSHadi Asyrafi 43344eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 43444eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 43544eb782eSChee Hong Ang { 43644eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 43744eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 43844eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 43944eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 44044eb782eSChee Hong Ang 44144eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 44244eb782eSChee Hong Ang } 44344eb782eSChee Hong Ang 444984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 445984e236eSSieu Mun Tang { 446984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 447984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 448984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 449984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 450984e236eSSieu Mun Tang 451984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 452984e236eSSieu Mun Tang } 453984e236eSSieu Mun Tang 45452cf9c2cSKris Chaplin /* Intel HWMON services */ 45552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 45652cf9c2cSKris Chaplin { 45752cf9c2cSKris Chaplin if (chan > TEMP_CHANNEL_MAX) { 45852cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 45952cf9c2cSKris Chaplin } 46052cf9c2cSKris Chaplin 46152cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 46252cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 46352cf9c2cSKris Chaplin } 46452cf9c2cSKris Chaplin 46552cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 46652cf9c2cSKris Chaplin } 46752cf9c2cSKris Chaplin 46852cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 46952cf9c2cSKris Chaplin { 47052cf9c2cSKris Chaplin if (chan > VOLT_CHANNEL_MAX) { 47152cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 47252cf9c2cSKris Chaplin } 47352cf9c2cSKris Chaplin 47452cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 47552cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 47652cf9c2cSKris Chaplin } 47752cf9c2cSKris Chaplin 47852cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 47952cf9c2cSKris Chaplin } 48052cf9c2cSKris Chaplin 4810c5d62adSHadi Asyrafi /* Mailbox services */ 482c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 483c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 484c026dfe3SSieu Mun Tang int status; 485c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 486c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 487c026dfe3SSieu Mun Tang 488c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 489c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 490c026dfe3SSieu Mun Tang 491c026dfe3SSieu Mun Tang if (status < 0) { 492c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 493c026dfe3SSieu Mun Tang } 494c026dfe3SSieu Mun Tang 495c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 496c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 497c026dfe3SSieu Mun Tang } 498c026dfe3SSieu Mun Tang 499c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 500c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 501c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 502c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 503c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 504a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 505a250c04bSSieu Mun Tang unsigned int len, 506d57318b7SAbdul Halim, Muhammad Hadi Asyrafi uint32_t urgent, uint32_t *response, 507a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 508a250c04bSSieu Mun Tang unsigned int *len_in_resp) 5090c5d62adSHadi Asyrafi { 5101a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 511651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 5121a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 513581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 5141a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 515581182c1SSieu Mun Tang } 5161a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 5170c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 518a250c04bSSieu Mun Tang response, &resp_len); 5190c5d62adSHadi Asyrafi 5200c5d62adSHadi Asyrafi if (status < 0) { 5210c5d62adSHadi Asyrafi *mbox_status = -status; 5220c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 5230c5d62adSHadi Asyrafi } 5240c5d62adSHadi Asyrafi 5250c5d62adSHadi Asyrafi *mbox_status = 0; 526a250c04bSSieu Mun Tang *len_in_resp = resp_len; 5270c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 5280c5d62adSHadi Asyrafi } 5290c5d62adSHadi Asyrafi 53093a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 53193a5b97eSSieu Mun Tang { 53293a5b97eSSieu Mun Tang int status; 53393a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 53493a5b97eSSieu Mun Tang 53593a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 53693a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 53793a5b97eSSieu Mun Tang 53893a5b97eSSieu Mun Tang if (status < 0) { 53993a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 54093a5b97eSSieu Mun Tang } 54193a5b97eSSieu Mun Tang 54293a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 54393a5b97eSSieu Mun Tang } 54493a5b97eSSieu Mun Tang 5454837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 5464837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 5474837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 5484837a640SSieu Mun Tang { 5494837a640SSieu Mun Tang int status = 0; 5504837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 5514837a640SSieu Mun Tang 5524837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 5534837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5544837a640SSieu Mun Tang } 5554837a640SSieu Mun Tang 5564837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 5574837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5584837a640SSieu Mun Tang } 5594837a640SSieu Mun Tang 5604837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 5614837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 5624837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 5634837a640SSieu Mun Tang } else { 5644837a640SSieu Mun Tang status = mailbox_read_response(job_id, 5654837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 5664837a640SSieu Mun Tang 5674837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 5684837a640SSieu Mun Tang status = MBOX_BUSY; 5694837a640SSieu Mun Tang } 5704837a640SSieu Mun Tang } 5714837a640SSieu Mun Tang 5724837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 5734837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 5744837a640SSieu Mun Tang } 5754837a640SSieu Mun Tang 5764837a640SSieu Mun Tang if (status == MBOX_BUSY) { 5774837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 5784837a640SSieu Mun Tang } 5794837a640SSieu Mun Tang 5804837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 5814837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 5824837a640SSieu Mun Tang 5834837a640SSieu Mun Tang if (status != MBOX_RET_OK) { 5844837a640SSieu Mun Tang *mbox_error = -status; 5854837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 5864837a640SSieu Mun Tang } 5874837a640SSieu Mun Tang 5884837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 5894837a640SSieu Mun Tang } 5904837a640SSieu Mun Tang 591b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 592b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 593b703facaSSieu Mun Tang { 594b703facaSSieu Mun Tang int status = 0; 595b703facaSSieu Mun Tang 596ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 597ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 598b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 599b703facaSSieu Mun Tang } else { 600b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 601b703facaSSieu Mun Tang } 602b703facaSSieu Mun Tang } else { 603ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 604b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 605b703facaSSieu Mun Tang } else { 606b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 607b703facaSSieu Mun Tang } 608b703facaSSieu Mun Tang } 609b703facaSSieu Mun Tang 610b703facaSSieu Mun Tang if (status < 0) { 611b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 612b703facaSSieu Mun Tang } 613b703facaSSieu Mun Tang 614b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 615b703facaSSieu Mun Tang } 616b703facaSSieu Mun Tang 617c76d4239SHadi Asyrafi /* 618c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 619c76d4239SHadi Asyrafi */ 620c76d4239SHadi Asyrafi 621ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 622c76d4239SHadi Asyrafi u_register_t x1, 623c76d4239SHadi Asyrafi u_register_t x2, 624c76d4239SHadi Asyrafi u_register_t x3, 625c76d4239SHadi Asyrafi u_register_t x4, 626c76d4239SHadi Asyrafi void *cookie, 627c76d4239SHadi Asyrafi void *handle, 628c76d4239SHadi Asyrafi u_register_t flags) 629c76d4239SHadi Asyrafi { 630d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 631d1740831SSieu Mun Tang uint32_t retval2 = 0; 63277902fcaSSieu Mun Tang uint32_t mbox_error = 0; 63377902fcaSSieu Mun Tang uint64_t retval64, rsu_respbuf[9]; 634286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 635a250c04bSSieu Mun Tang int mbox_status; 636a250c04bSSieu Mun Tang unsigned int len_in_resp; 637c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 638f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 639c76d4239SHadi Asyrafi switch (smc_fid) { 640c76d4239SHadi Asyrafi case SIP_SVC_UID: 641c76d4239SHadi Asyrafi /* Return UID to the caller */ 642c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 64313d33d52SHadi Asyrafi 644c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 645dfdd38c2SHadi Asyrafi status = intel_mailbox_fpga_config_isdone(x1); 646c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 64713d33d52SHadi Asyrafi 648c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 649c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 650c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 651c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 652c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 65313d33d52SHadi Asyrafi 654c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 655c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 656c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 65713d33d52SHadi Asyrafi 658c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 659c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 660c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 66113d33d52SHadi Asyrafi 662c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 663c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 664aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 665aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 666c76d4239SHadi Asyrafi case 1: 667c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 668c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 66913d33d52SHadi Asyrafi 670c76d4239SHadi Asyrafi case 2: 671c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 672c76d4239SHadi Asyrafi completed_addr[0], 673c76d4239SHadi Asyrafi completed_addr[1], 0); 67413d33d52SHadi Asyrafi 675c76d4239SHadi Asyrafi case 3: 676c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 677c76d4239SHadi Asyrafi completed_addr[0], 678c76d4239SHadi Asyrafi completed_addr[1], 679c76d4239SHadi Asyrafi completed_addr[2]); 68013d33d52SHadi Asyrafi 681c76d4239SHadi Asyrafi case 0: 682c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 68313d33d52SHadi Asyrafi 684c76d4239SHadi Asyrafi default: 685cefb37ebSTien Hock, Loh mailbox_clear_response(); 686c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 687c76d4239SHadi Asyrafi } 68813d33d52SHadi Asyrafi 68913d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 690aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 691aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 69213d33d52SHadi Asyrafi 69313d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 694aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 695aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 69613d33d52SHadi Asyrafi 69713d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 69813d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 699aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 700aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 701c76d4239SHadi Asyrafi 702e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 703e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 704e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 705e1f97d9cSHadi Asyrafi if (status) { 706e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 707e1f97d9cSHadi Asyrafi } else { 708e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 709e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 710e1f97d9cSHadi Asyrafi } 711e1f97d9cSHadi Asyrafi 712e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 713e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 714e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 715e1f97d9cSHadi Asyrafi 716e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 717e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 718e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 719e1f97d9cSHadi Asyrafi 720e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 721e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 722aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 723e1f97d9cSHadi Asyrafi if (status) { 724e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 725e1f97d9cSHadi Asyrafi } else { 726aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 727e1f97d9cSHadi Asyrafi } 728e1f97d9cSHadi Asyrafi 72944eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 73044eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 73144eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 73244eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 73344eb782eSChee Hong Ang 73444eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 73544eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 73644eb782eSChee Hong Ang SMC_RET1(handle, status); 73744eb782eSChee Hong Ang 738984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 739984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 740984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 741984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 742984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 743984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 744984e236eSSieu Mun Tang 745984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 746984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 747984e236eSSieu Mun Tang SMC_RET1(handle, status); 748984e236eSSieu Mun Tang 7494c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 7504c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 7514c26957bSChee Hong Ang 7524c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 7534c26957bSChee Hong Ang rsu_max_retry = x1; 7544c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 7554c26957bSChee Hong Ang 756c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 757c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 758c703d752SSieu Mun Tang SMC_RET1(handle, status); 759c703d752SSieu Mun Tang 760b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 761b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 762b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 763b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 764b703facaSSieu Mun Tang 765c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 766c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 767c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 768c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 7690c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 7700c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 7710c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 772ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, 7730c5d62adSHadi Asyrafi (uint32_t *)x5, x6, &mbox_status, 7740c5d62adSHadi Asyrafi &len_in_resp); 775108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 7760c5d62adSHadi Asyrafi 77793a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 77893a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 77993a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 78093a5b97eSSieu Mun Tang 78102d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 78202d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 78302d3ef33SSieu Mun Tang 78402d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 78502d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 78602d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 78702d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 78802d3ef33SSieu Mun Tang } else { 78902d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 79002d3ef33SSieu Mun Tang } 79102d3ef33SSieu Mun Tang 79202d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 79302d3ef33SSieu Mun Tang 794537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 795537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 796537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 797537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 798537ff052SSieu Mun Tang 799537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 800537ff052SSieu Mun Tang status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6, 801537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 802537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 803537ff052SSieu Mun Tang status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6, 804537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 805537ff052SSieu Mun Tang } else { 806537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 807537ff052SSieu Mun Tang } 808537ff052SSieu Mun Tang 809537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 810537ff052SSieu Mun Tang 8114837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 8124837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 8134837a640SSieu Mun Tang &mbox_error); 8144837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 8154837a640SSieu Mun Tang 81624f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 81724f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 81824f9dc8aSSieu Mun Tang &send_id); 81924f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 82024f9dc8aSSieu Mun Tang 8214837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 8224837a640SSieu Mun Tang status = intel_fcs_send_cert(x1, x2, &send_id); 8234837a640SSieu Mun Tang SMC_RET1(handle, status); 8244837a640SSieu Mun Tang 8254837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 8264837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 8274837a640SSieu Mun Tang SMC_RET1(handle, status); 8284837a640SSieu Mun Tang 8297facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 8307facacecSSieu Mun Tang status = intel_fcs_cntr_set_preauth(x1, x2, x3, 8317facacecSSieu Mun Tang &mbox_error); 8327facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 8337facacecSSieu Mun Tang 83411f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 83511f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 83611f4f030SSieu Mun Tang SMC_RET1(handle, status); 83711f4f030SSieu Mun Tang 838ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 839ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 840ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 841ad47f142SSieu Mun Tang 842ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 843ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 844ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 845ad47f142SSieu Mun Tang 846d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 847d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 848d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 849d1740831SSieu Mun Tang 850d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 851d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 852d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 853d1740831SSieu Mun Tang 854d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 855d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 856d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 857d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 858d1740831SSieu Mun Tang 859d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 860d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 861d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 862d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 863d1740831SSieu Mun Tang 864581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 865581182c1SSieu Mun Tang status = intel_fcs_get_attestation_cert(x1, x2, 866581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 867581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 868581182c1SSieu Mun Tang 869581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 870581182c1SSieu Mun Tang status = intel_fcs_create_cert_on_reload(x1, &mbox_error); 871581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 872581182c1SSieu Mun Tang 8736dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 8746dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 8756dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 8766dc00c24SSieu Mun Tang 8776dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 8786dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 8796dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 8806dc00c24SSieu Mun Tang 881342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 882342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 883342a0618SSieu Mun Tang SMC_RET1(handle, status); 884342a0618SSieu Mun Tang 885342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 886342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 887342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 888342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 889342a0618SSieu Mun Tang 890342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 891342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 892342a0618SSieu Mun Tang &mbox_error); 893342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 894342a0618SSieu Mun Tang 895342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 896342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 897342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 898342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 899342a0618SSieu Mun Tang 9007e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 9017e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9027e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 9037e8249a2SSieu Mun Tang x4, x5, &mbox_error); 9047e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9057e8249a2SSieu Mun Tang 906*70a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 907*70a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 908*70a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 909*70a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 910*70a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 911*70a7e6afSSieu Mun Tang &mbox_error); 912*70a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 913*70a7e6afSSieu Mun Tang 9147e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 9157e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9167e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 917*70a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 918*70a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 919*70a7e6afSSieu Mun Tang &mbox_error); 9207e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9217e8249a2SSieu Mun Tang 922c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 923c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 924c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 925c05ea296SSieu Mun Tang x4, x5, &mbox_error); 926c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 927c05ea296SSieu Mun Tang 928*70a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 929*70a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 930*70a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 931*70a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 932*70a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 933*70a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 934*70a7e6afSSieu Mun Tang false, &mbox_error); 935*70a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 936*70a7e6afSSieu Mun Tang 937c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 938c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 939c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 940c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 941*70a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 942*70a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 943*70a7e6afSSieu Mun Tang true, &mbox_error); 944c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 945c05ea296SSieu Mun Tang 94607912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 94707912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 94807912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 94907912da1SSieu Mun Tang x4, x5, &mbox_error); 95007912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 95107912da1SSieu Mun Tang 9521d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 9531d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9541d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9551d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 9561d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, false, 9571d97dd74SSieu Mun Tang &mbox_error); 9581d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9591d97dd74SSieu Mun Tang 96007912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 96107912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 96207912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9631d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 9641d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, true, 9651d97dd74SSieu Mun Tang &mbox_error); 96607912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 96707912da1SSieu Mun Tang 96869254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 96969254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 97069254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 97169254105SSieu Mun Tang x4, x5, &mbox_error); 97269254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 97369254105SSieu Mun Tang 97469254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 97569254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 97669254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 97769254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3, 97869254105SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 97969254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 98069254105SSieu Mun Tang 9817e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 9827e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9837e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 9847e25eb87SSieu Mun Tang x4, x5, &mbox_error); 9857e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9867e25eb87SSieu Mun Tang 9877e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 9887e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9897e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9907e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3, 9917e25eb87SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 9927e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9937e25eb87SSieu Mun Tang 99458305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 99558305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 99658305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 99758305060SSieu Mun Tang x4, x5, &mbox_error); 99858305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 99958305060SSieu Mun Tang 10001d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 10011d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10021d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10031d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10041d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 10051d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 10061d97dd74SSieu Mun Tang x7, false, &mbox_error); 10071d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10081d97dd74SSieu Mun Tang 100958305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 101058305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 101158305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 101258305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10131d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 10141d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 10151d97dd74SSieu Mun Tang x7, true, &mbox_error); 101658305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 101707912da1SSieu Mun Tang 1018d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 1019d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1020d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 1021d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 1022d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1023d2fee94aSSieu Mun Tang 1024d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1025d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3, 1026d2fee94aSSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1027d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1028d2fee94aSSieu Mun Tang 102949446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 103049446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 103149446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 103249446866SSieu Mun Tang x4, x5, &mbox_error); 103349446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 103449446866SSieu Mun Tang 103549446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 103649446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 103749446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 103849446866SSieu Mun Tang status = intel_fcs_ecdh_request_finalize(x1, x2, x3, 103949446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 104049446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 104149446866SSieu Mun Tang 10426726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 10436726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10446726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 10456726390eSSieu Mun Tang &mbox_error); 10466726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 10476726390eSSieu Mun Tang 1048dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 1049dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1050dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1051dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1052dcb144f1SSieu Mun Tang x5, x6, false, &send_id); 1053dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 1054dcb144f1SSieu Mun Tang 10556726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 10566726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10576726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1058dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1059dcb144f1SSieu Mun Tang x5, x6, true, &send_id); 10606726390eSSieu Mun Tang SMC_RET1(handle, status); 10616726390eSSieu Mun Tang 106277902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 106377902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 106477902fcaSSieu Mun Tang &mbox_error); 106577902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 106677902fcaSSieu Mun Tang 1067f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 1068f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1069f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 1070f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 1071f0c40b89SSieu Mun Tang 1072c76d4239SHadi Asyrafi default: 1073c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1074c76d4239SHadi Asyrafi cookie, handle, flags); 1075c76d4239SHadi Asyrafi } 1076c76d4239SHadi Asyrafi } 1077c76d4239SHadi Asyrafi 1078ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 1079ad47f142SSieu Mun Tang u_register_t x1, 1080ad47f142SSieu Mun Tang u_register_t x2, 1081ad47f142SSieu Mun Tang u_register_t x3, 1082ad47f142SSieu Mun Tang u_register_t x4, 1083ad47f142SSieu Mun Tang void *cookie, 1084ad47f142SSieu Mun Tang void *handle, 1085ad47f142SSieu Mun Tang u_register_t flags) 1086ad47f142SSieu Mun Tang { 1087ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 1088ad47f142SSieu Mun Tang 1089ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 1090ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 1091ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 1092ad47f142SSieu Mun Tang cookie, handle, flags); 1093ad47f142SSieu Mun Tang } else { 1094ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 1095ad47f142SSieu Mun Tang cookie, handle, flags); 1096ad47f142SSieu Mun Tang } 1097ad47f142SSieu Mun Tang } 1098ad47f142SSieu Mun Tang 1099c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1100c76d4239SHadi Asyrafi socfpga_sip_svc, 1101c76d4239SHadi Asyrafi OEN_SIP_START, 1102c76d4239SHadi Asyrafi OEN_SIP_END, 1103c76d4239SHadi Asyrafi SMC_TYPE_FAST, 1104c76d4239SHadi Asyrafi NULL, 1105c76d4239SHadi Asyrafi sip_smc_handler 1106c76d4239SHadi Asyrafi ); 1107c76d4239SHadi Asyrafi 1108c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1109c76d4239SHadi Asyrafi socfpga_sip_svc_std, 1110c76d4239SHadi Asyrafi OEN_SIP_START, 1111c76d4239SHadi Asyrafi OEN_SIP_END, 1112c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 1113c76d4239SHadi Asyrafi NULL, 1114c76d4239SHadi Asyrafi sip_smc_handler 1115c76d4239SHadi Asyrafi ); 1116