1c76d4239SHadi Asyrafi /* 2cfde1170SBoyan Karatotev * Copyright (c) 2019-2025, Arm Limited and Contributors. All rights reserved. 38fb1b484SKah Jing Lee * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 48a0a006aSJit Loon Lim * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 5c76d4239SHadi Asyrafi * 6c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 7c76d4239SHadi Asyrafi */ 8c76d4239SHadi Asyrafi 9c76d4239SHadi Asyrafi #include <assert.h> 10c76d4239SHadi Asyrafi #include <common/debug.h> 11c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 12bdcd41ddSRabara, Niravkumar L #include <drivers/delay_timer.h> 1313d33d52SHadi Asyrafi #include <lib/mmio.h> 14c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 15c76d4239SHadi Asyrafi 166fcd047bSJit Loon Lim #include "lib/utils/alignment_utils.h" 17286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 18c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 196197dc98SJit Loon Lim #include "socfpga_plat_def.h" 209c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 21d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 226197dc98SJit Loon Lim #include "socfpga_system_manager.h" 23c76d4239SHadi Asyrafi 24c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 25c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 26c76d4239SHadi Asyrafi 27673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 28aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 29ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 30aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 31aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 32276a4366SSieu Mun Tang static bool bridge_disable; 33ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 34ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass; 35ea906b9bSSieu Mun Tang #endif 36c76d4239SHadi Asyrafi 37984e236eSSieu Mun Tang /* RSU static variables */ 3844eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 39984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 40673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 41c76d4239SHadi Asyrafi 42c76d4239SHadi Asyrafi /* SiP Service UUID */ 43c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 44c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 45c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 46c76d4239SHadi Asyrafi 47e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 48c76d4239SHadi Asyrafi uint64_t x1, 49c76d4239SHadi Asyrafi uint64_t x2, 50c76d4239SHadi Asyrafi uint64_t x3, 51c76d4239SHadi Asyrafi uint64_t x4, 52c76d4239SHadi Asyrafi void *cookie, 53c76d4239SHadi Asyrafi void *handle, 54c76d4239SHadi Asyrafi uint64_t flags) 55c76d4239SHadi Asyrafi { 56c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 57c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 58c76d4239SHadi Asyrafi } 59c76d4239SHadi Asyrafi 60c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 61c76d4239SHadi Asyrafi 627c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 63c76d4239SHadi Asyrafi { 64ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 65c76d4239SHadi Asyrafi 66c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 67c76d4239SHadi Asyrafi args[0] = (1<<8); 68c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 697c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 70c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 71c76d4239SHadi Asyrafi current_buffer++; 72c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 73581182c1SSieu Mun Tang } else { 74c76d4239SHadi Asyrafi args[2] = bytes_per_block; 75581182c1SSieu Mun Tang } 767c58fd4eSHadi Asyrafi 777c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 78aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 79d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 807c58fd4eSHadi Asyrafi 81c76d4239SHadi Asyrafi buffer->subblocks_sent++; 82c76d4239SHadi Asyrafi max_blocks--; 83c76d4239SHadi Asyrafi } 847c58fd4eSHadi Asyrafi 857c58fd4eSHadi Asyrafi return !max_blocks; 86c76d4239SHadi Asyrafi } 87c76d4239SHadi Asyrafi 88c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 89c76d4239SHadi Asyrafi { 90581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 917c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 92581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 937c58fd4eSHadi Asyrafi break; 94581182c1SSieu Mun Tang } 95581182c1SSieu Mun Tang } 96c76d4239SHadi Asyrafi return 0; 97c76d4239SHadi Asyrafi } 98c76d4239SHadi Asyrafi 99fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states) 100c76d4239SHadi Asyrafi { 101dfdd38c2SHadi Asyrafi uint32_t ret; 102dfdd38c2SHadi Asyrafi 103fcf906c9SBoon Khai Ng if (err_states == NULL) 104fcf906c9SBoon Khai Ng return INTEL_SIP_SMC_STATUS_REJECTED; 105fcf906c9SBoon Khai Ng 106673afd6fSSieu Mun Tang switch (request_type) { 107673afd6fSSieu Mun Tang case RECONFIGURATION: 108673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 109fcf906c9SBoon Khai Ng true, err_states); 110673afd6fSSieu Mun Tang break; 111673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 112673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 113fcf906c9SBoon Khai Ng false, err_states); 114673afd6fSSieu Mun Tang break; 115673afd6fSSieu Mun Tang default: 116673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 117fcf906c9SBoon Khai Ng false, err_states); 118673afd6fSSieu Mun Tang break; 11952cf9c2cSKris Chaplin } 1207c58fd4eSHadi Asyrafi 121e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 12252cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1237c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 12452cf9c2cSKris Chaplin } else { 125673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1267c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1277c58fd4eSHadi Asyrafi } 12852cf9c2cSKris Chaplin } 1297c58fd4eSHadi Asyrafi 130673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 13111f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 132276a4366SSieu Mun Tang bridge_disable = false; 1339c8f3af5SHadi Asyrafi } 134673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1359c8f3af5SHadi Asyrafi 1367c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 137c76d4239SHadi Asyrafi } 138c76d4239SHadi Asyrafi 139c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 140c76d4239SHadi Asyrafi { 141c76d4239SHadi Asyrafi int i; 142c76d4239SHadi Asyrafi 143c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 144c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 145c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 146c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 147c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 148c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 149c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 150c76d4239SHadi Asyrafi current_block++; 151c76d4239SHadi Asyrafi *buffer_addr_completed = 152c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 153c76d4239SHadi Asyrafi return 0; 154c76d4239SHadi Asyrafi } 155c76d4239SHadi Asyrafi } 156c76d4239SHadi Asyrafi } 157c76d4239SHadi Asyrafi 158c76d4239SHadi Asyrafi return -1; 159c76d4239SHadi Asyrafi } 160c76d4239SHadi Asyrafi 161e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 162aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 163c76d4239SHadi Asyrafi { 164c76d4239SHadi Asyrafi uint32_t resp[5]; 165a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 166a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 167c76d4239SHadi Asyrafi int all_completed = 1; 168a250c04bSSieu Mun Tang *count = 0; 169c76d4239SHadi Asyrafi 170cefb37ebSTien Hock, Loh while (*count < 3) { 171c76d4239SHadi Asyrafi 172a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 173a250c04bSSieu Mun Tang resp, &resp_len); 174c76d4239SHadi Asyrafi 175286b96f4SSieu Mun Tang if (status < 0) { 176cefb37ebSTien Hock, Loh break; 177286b96f4SSieu Mun Tang } 178c76d4239SHadi Asyrafi 179c76d4239SHadi Asyrafi max_blocks++; 180cefb37ebSTien Hock, Loh 181c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 182286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 183c76d4239SHadi Asyrafi *count = *count + 1; 184286b96f4SSieu Mun Tang } else { 185c76d4239SHadi Asyrafi break; 186c76d4239SHadi Asyrafi } 187286b96f4SSieu Mun Tang } 188c76d4239SHadi Asyrafi 189c76d4239SHadi Asyrafi if (*count <= 0) { 190286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 191286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 192cefb37ebSTien Hock, Loh mailbox_clear_response(); 193673afd6fSSieu Mun Tang request_type = NO_REQUEST; 194c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 195c76d4239SHadi Asyrafi } 196c76d4239SHadi Asyrafi 197c76d4239SHadi Asyrafi *count = 0; 198c76d4239SHadi Asyrafi } 199c76d4239SHadi Asyrafi 200c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 201c76d4239SHadi Asyrafi 202581182c1SSieu Mun Tang if (*count > 0) { 203c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 204581182c1SSieu Mun Tang } else if (*count == 0) { 205c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 206581182c1SSieu Mun Tang } 207c76d4239SHadi Asyrafi 208c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 209c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 210c76d4239SHadi Asyrafi all_completed = 0; 211c76d4239SHadi Asyrafi break; 212c76d4239SHadi Asyrafi } 213c76d4239SHadi Asyrafi } 214c76d4239SHadi Asyrafi 215581182c1SSieu Mun Tang if (all_completed == 1) { 216c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 217581182c1SSieu Mun Tang } 218c76d4239SHadi Asyrafi 219c76d4239SHadi Asyrafi return status; 220c76d4239SHadi Asyrafi } 221c76d4239SHadi Asyrafi 222276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 223c76d4239SHadi Asyrafi { 224a250c04bSSieu Mun Tang uint32_t argument = 0x1; 225c76d4239SHadi Asyrafi uint32_t response[3]; 226c76d4239SHadi Asyrafi int status = 0; 227a250c04bSSieu Mun Tang unsigned int size = 0; 228a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 229c76d4239SHadi Asyrafi 2306ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2316ce576c6SSieu Mun Tang /* 2326ce576c6SSieu Mun Tang * To trigger isolation 2336ce576c6SSieu Mun Tang * FPGA configuration complete signal should be de-asserted 2346ce576c6SSieu Mun Tang */ 2356ce576c6SSieu Mun Tang INFO("SOCFPGA: Request SDM to trigger isolation\n"); 2366ce576c6SSieu Mun Tang status = mailbox_send_fpga_config_comp(); 2376ce576c6SSieu Mun Tang 2386ce576c6SSieu Mun Tang if (status < 0) { 2396ce576c6SSieu Mun Tang INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n"); 2406ce576c6SSieu Mun Tang } 2416ce576c6SSieu Mun Tang #endif 2426ce576c6SSieu Mun Tang 243673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 244673afd6fSSieu Mun Tang 245276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 246276a4366SSieu Mun Tang bridge_disable = true; 247276a4366SSieu Mun Tang } 248276a4366SSieu Mun Tang 249276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 250276a4366SSieu Mun Tang size = 1; 251276a4366SSieu Mun Tang bridge_disable = false; 252673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 253ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2549c8f3af5SHadi Asyrafi 255b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 256b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(0U); 257b727664eSSieu Mun Tang #endif 258b727664eSSieu Mun Tang 259cefb37ebSTien Hock, Loh mailbox_clear_response(); 260cefb37ebSTien Hock, Loh 261a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 262a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 263cefb37ebSTien Hock, Loh 264a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 265a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 266c76d4239SHadi Asyrafi 267e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 268276a4366SSieu Mun Tang bridge_disable = false; 269673afd6fSSieu Mun Tang request_type = NO_REQUEST; 270e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 271e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 272c76d4239SHadi Asyrafi 273c76d4239SHadi Asyrafi max_blocks = response[0]; 274c76d4239SHadi Asyrafi bytes_per_block = response[1]; 275c76d4239SHadi Asyrafi 276c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 277c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 278c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 279c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 280c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 281c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 282c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 283c76d4239SHadi Asyrafi } 284c76d4239SHadi Asyrafi 285c76d4239SHadi Asyrafi blocks_submitted = 0; 286c76d4239SHadi Asyrafi current_block = 0; 287cefb37ebSTien Hock, Loh read_block = 0; 288c76d4239SHadi Asyrafi current_buffer = 0; 289c76d4239SHadi Asyrafi 290276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 291276a4366SSieu Mun Tang if (bridge_disable) { 29211f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2939c8f3af5SHadi Asyrafi } 2949c8f3af5SHadi Asyrafi 295e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 296c76d4239SHadi Asyrafi } 297c76d4239SHadi Asyrafi 2987c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2997c58fd4eSHadi Asyrafi { 300581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 301581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 3027c58fd4eSHadi Asyrafi return false; 303581182c1SSieu Mun Tang } 304581182c1SSieu Mun Tang } 3057c58fd4eSHadi Asyrafi return true; 3067c58fd4eSHadi Asyrafi } 3077c58fd4eSHadi Asyrafi 308aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 3097c58fd4eSHadi Asyrafi { 310f4aaa9fdSSieu Mun Tang uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE; 311f4aaa9fdSSieu Mun Tang uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size; 312f4aaa9fdSSieu Mun Tang 31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 31412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 31512d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 316581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 3177c58fd4eSHadi Asyrafi return false; 318581182c1SSieu Mun Tang } 319581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 3201a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 321581182c1SSieu Mun Tang } 322f4aaa9fdSSieu Mun Tang if (dram_region_end > dram_max_sz) { 3231a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 324581182c1SSieu Mun Tang } 3251a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 3261a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 3277c58fd4eSHadi Asyrafi } 328c76d4239SHadi Asyrafi 329e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 330c76d4239SHadi Asyrafi { 3317c58fd4eSHadi Asyrafi int i; 332c76d4239SHadi Asyrafi 3337c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 334c76d4239SHadi Asyrafi 3351a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 336ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3377c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 338ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 339c76d4239SHadi Asyrafi 340b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 341b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(&mem); 342b727664eSSieu Mun Tang #endif 343b727664eSSieu Mun Tang 344c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3457c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3467c58fd4eSHadi Asyrafi 3477c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3487c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3497c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3507c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3517c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3527c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 353c76d4239SHadi Asyrafi blocks_submitted++; 3547c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 355c76d4239SHadi Asyrafi break; 356c76d4239SHadi Asyrafi } 357c76d4239SHadi Asyrafi } 358c76d4239SHadi Asyrafi 359ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3607c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 361ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 362c76d4239SHadi Asyrafi 3637c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 364c76d4239SHadi Asyrafi } 365c76d4239SHadi Asyrafi 36613d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 36713d33d52SHadi Asyrafi { 3687e954dfcSSiew Chin Lim #if DEBUG 3697e954dfcSSiew Chin Lim return 0; 3707e954dfcSSiew Chin Lim #endif 3717e954dfcSSiew Chin Lim 3728e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5 37313d33d52SHadi Asyrafi switch (reg_addr) { 37413d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 37513d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 37613d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 37713d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 37813d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 37913d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 38013d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 38113d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 38213d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3834687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3844687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3854687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3864687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3874687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3884687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3894687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3904687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3914687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3924687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3934687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3944687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3954687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3964687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3974687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3984687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3994687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 4004687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 4014687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 4024687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 4034687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 4044687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 40513d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 40613d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 40713d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 40813d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 40913d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 41013d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 41113d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 41213d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 41313d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 41413d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 41513d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 41613d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 41713d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 41813d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 41913d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 42013d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 42113d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 42213d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 42313d33d52SHadi Asyrafi return 0; 4248e59b9f4SJit Loon Lim #else 4258e59b9f4SJit Loon Lim switch (reg_addr) { 42613d33d52SHadi Asyrafi 4278e59b9f4SJit Loon Lim case(0xF8011104): /* ECCCTRL2 */ 4288e59b9f4SJit Loon Lim case(0xFFD12028): /* SDMMCGRP_CTRL */ 4298e59b9f4SJit Loon Lim case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 4308e59b9f4SJit Loon Lim case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 4318e59b9f4SJit Loon Lim case(0xFFD120D0): /* NOC_IDLEACK */ 4328e59b9f4SJit Loon Lim 4338e59b9f4SJit Loon Lim 4348e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */ 4358e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */ 4368e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */ 4378e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */ 4388e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */ 4398e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */ 4408e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */ 4418e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */ 4428e59b9f4SJit Loon Lim 44346839460SJit Loon Lim case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */ 4448e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */ 4458e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */ 4468e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */ 4478e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */ 4488e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */ 4498e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */ 4508e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */ 4518e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */ 4528e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */ 4538e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */ 4548e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */ 4558e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */ 4568e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */ 4578e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */ 4588e59b9f4SJit Loon Lim #endif 4594d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */ 4604d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */ 4614d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */ 4624d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */ 4634d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */ 4644d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */ 4654d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */ 4664d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */ 4674d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4684d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 46913d33d52SHadi Asyrafi return 0; 470d6ae69c8SSieu Mun Tang 47113d33d52SHadi Asyrafi default: 47213d33d52SHadi Asyrafi break; 47313d33d52SHadi Asyrafi } 47413d33d52SHadi Asyrafi 47513d33d52SHadi Asyrafi return -1; 47613d33d52SHadi Asyrafi } 47713d33d52SHadi Asyrafi 47813d33d52SHadi Asyrafi /* Secure register access */ 47913d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 48013d33d52SHadi Asyrafi { 48113d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 48213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 48313d33d52SHadi Asyrafi } 48413d33d52SHadi Asyrafi 48513d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 48613d33d52SHadi Asyrafi 48713d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 48813d33d52SHadi Asyrafi } 48913d33d52SHadi Asyrafi 49013d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 49113d33d52SHadi Asyrafi uint32_t *retval) 49213d33d52SHadi Asyrafi { 49313d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 49413d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 49513d33d52SHadi Asyrafi } 49613d33d52SHadi Asyrafi 4974d122e5fSJit Loon Lim switch (reg_addr) { 4984d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4994d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 5004d122e5fSJit Loon Lim mmio_write_16(reg_addr, val); 5014d122e5fSJit Loon Lim break; 5024d122e5fSJit Loon Lim default: 50313d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 5044d122e5fSJit Loon Lim break; 5054d122e5fSJit Loon Lim } 50613d33d52SHadi Asyrafi 50713d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 50813d33d52SHadi Asyrafi } 50913d33d52SHadi Asyrafi 51013d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 51113d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 51213d33d52SHadi Asyrafi { 51313d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 51413d33d52SHadi Asyrafi *retval &= ~mask; 515c9c07099SSiew Chin Lim *retval |= val & mask; 51613d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 51713d33d52SHadi Asyrafi } 51813d33d52SHadi Asyrafi 51913d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 52013d33d52SHadi Asyrafi } 52113d33d52SHadi Asyrafi 522e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 523e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 524e1f97d9cSHadi Asyrafi 525d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 526e1f97d9cSHadi Asyrafi { 527581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 528960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 529581182c1SSieu Mun Tang } 530e1f97d9cSHadi Asyrafi 531e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 532e1f97d9cSHadi Asyrafi } 533e1f97d9cSHadi Asyrafi 5348fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf, 5358fb1b484SKah Jing Lee unsigned int respbuf_sz) 5368fb1b484SKah Jing Lee { 5378fb1b484SKah Jing Lee if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) { 5388fb1b484SKah Jing Lee return INTEL_SIP_SMC_RSU_ERROR; 5398fb1b484SKah Jing Lee } 5408fb1b484SKah Jing Lee 5418fb1b484SKah Jing Lee return INTEL_SIP_SMC_STATUS_OK; 5428fb1b484SKah Jing Lee } 5438fb1b484SKah Jing Lee 544e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address) 545e1f97d9cSHadi Asyrafi { 546c418064eSJit Loon Lim if (update_address > SIZE_MAX) { 547c418064eSJit Loon Lim return INTEL_SIP_SMC_STATUS_REJECTED; 548c418064eSJit Loon Lim } 549c418064eSJit Loon Lim 550e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 551e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 552e1f97d9cSHadi Asyrafi } 553e1f97d9cSHadi Asyrafi 554ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 555e1f97d9cSHadi Asyrafi { 556581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 557960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 558581182c1SSieu Mun Tang } 559e1f97d9cSHadi Asyrafi 560e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 561e1f97d9cSHadi Asyrafi } 562e1f97d9cSHadi Asyrafi 563e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 564e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 565e1f97d9cSHadi Asyrafi { 566581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 567960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 568581182c1SSieu Mun Tang } 569e1f97d9cSHadi Asyrafi 570e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 571e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 572e1f97d9cSHadi Asyrafi } 573e1f97d9cSHadi Asyrafi 57444eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 57544eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 57644eb782eSChee Hong Ang { 57744eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 57844eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 57944eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 58044eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 58144eb782eSChee Hong Ang 58244eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 58344eb782eSChee Hong Ang } 58444eb782eSChee Hong Ang 585984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 586984e236eSSieu Mun Tang { 587984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 588984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 589984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 590984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 591984e236eSSieu Mun Tang 592984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 593984e236eSSieu Mun Tang } 594984e236eSSieu Mun Tang 59552cf9c2cSKris Chaplin /* Intel HWMON services */ 59652cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 59752cf9c2cSKris Chaplin { 59852cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 59952cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 60052cf9c2cSKris Chaplin } 60152cf9c2cSKris Chaplin 60252cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 60352cf9c2cSKris Chaplin } 60452cf9c2cSKris Chaplin 60552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 60652cf9c2cSKris Chaplin { 60752cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 60852cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 60952cf9c2cSKris Chaplin } 61052cf9c2cSKris Chaplin 61152cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 61252cf9c2cSKris Chaplin } 61352cf9c2cSKris Chaplin 6140c5d62adSHadi Asyrafi /* Mailbox services */ 615c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 616c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 617c026dfe3SSieu Mun Tang int status; 618c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 619c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 620c026dfe3SSieu Mun Tang 621c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 622c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 623c026dfe3SSieu Mun Tang 624c026dfe3SSieu Mun Tang if (status < 0) { 625c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 626c026dfe3SSieu Mun Tang } 627c026dfe3SSieu Mun Tang 628c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 629c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 630c026dfe3SSieu Mun Tang } 631c026dfe3SSieu Mun Tang 632c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 635c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 636c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 637a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 638ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 639a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 640a250c04bSSieu Mun Tang unsigned int *len_in_resp) 6410c5d62adSHadi Asyrafi { 6421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 643651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 6441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 645581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 6461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 647581182c1SSieu Mun Tang } 6481a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 6490c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 650ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 6510c5d62adSHadi Asyrafi 6520c5d62adSHadi Asyrafi if (status < 0) { 6530c5d62adSHadi Asyrafi *mbox_status = -status; 6540c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 6550c5d62adSHadi Asyrafi } 6560c5d62adSHadi Asyrafi 6570c5d62adSHadi Asyrafi *mbox_status = 0; 658a250c04bSSieu Mun Tang *len_in_resp = resp_len; 659ac097fdfSSieu Mun Tang 660ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 661ac097fdfSSieu Mun Tang 6620c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 6630c5d62adSHadi Asyrafi } 6640c5d62adSHadi Asyrafi 66593a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 66693a5b97eSSieu Mun Tang { 66793a5b97eSSieu Mun Tang int status; 66893a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 66993a5b97eSSieu Mun Tang 67093a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 67193a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 67293a5b97eSSieu Mun Tang 67393a5b97eSSieu Mun Tang if (status < 0) { 67493a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 67593a5b97eSSieu Mun Tang } 67693a5b97eSSieu Mun Tang 67793a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 67893a5b97eSSieu Mun Tang } 67993a5b97eSSieu Mun Tang 6804837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 6814837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 6824837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 6834837a640SSieu Mun Tang { 6844837a640SSieu Mun Tang int status = 0; 6854837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 6864837a640SSieu Mun Tang 6874837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 6884837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6894837a640SSieu Mun Tang } 6904837a640SSieu Mun Tang 6914837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 6924837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6934837a640SSieu Mun Tang } 6944837a640SSieu Mun Tang 6954837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 6964837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 6974837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 6984837a640SSieu Mun Tang } else { 6994837a640SSieu Mun Tang status = mailbox_read_response(job_id, 7004837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 7014837a640SSieu Mun Tang 7024837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7034837a640SSieu Mun Tang status = MBOX_BUSY; 7044837a640SSieu Mun Tang } 7054837a640SSieu Mun Tang } 7064837a640SSieu Mun Tang 7074837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7084837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 7094837a640SSieu Mun Tang } 7104837a640SSieu Mun Tang 7114837a640SSieu Mun Tang if (status == MBOX_BUSY) { 7124837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 7134837a640SSieu Mun Tang } 7144837a640SSieu Mun Tang 7154837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 7164837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 7174837a640SSieu Mun Tang 71876ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 71976ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 72076ed3223SSieu Mun Tang *mbox_error = -status; 72176ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 7224837a640SSieu Mun Tang *mbox_error = -status; 7234837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 7244837a640SSieu Mun Tang } 7254837a640SSieu Mun Tang 7264837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 7274837a640SSieu Mun Tang } 7284837a640SSieu Mun Tang 729b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 730b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 731b703facaSSieu Mun Tang { 732b703facaSSieu Mun Tang int status = 0; 733b703facaSSieu Mun Tang 734ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 735ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 736b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 737b703facaSSieu Mun Tang } else { 738b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 739b703facaSSieu Mun Tang } 740b703facaSSieu Mun Tang } else { 741ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 742b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 743b703facaSSieu Mun Tang } else { 744b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 745b703facaSSieu Mun Tang } 746b703facaSSieu Mun Tang } 747b703facaSSieu Mun Tang 748b703facaSSieu Mun Tang if (status < 0) { 749b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 750b703facaSSieu Mun Tang } 751b703facaSSieu Mun Tang 752b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 753b703facaSSieu Mun Tang } 754b703facaSSieu Mun Tang 75591239f2cSJit Loon Lim /* SDM SEU Error services */ 756fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz) 75791239f2cSJit Loon Lim { 758fffcb25cSJit Loon Lim if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) { 759fffcb25cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 760fffcb25cSJit Loon Lim } 761fffcb25cSJit Loon Lim 762fffcb25cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 763fffcb25cSJit Loon Lim } 764fffcb25cSJit Loon Lim 765fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */ 766fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len) 767fffcb25cSJit Loon Lim { 768fffcb25cSJit Loon Lim if (mailbox_safe_inject_seu_err(command, len) < 0) { 76991239f2cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 77091239f2cSJit Loon Lim } 77191239f2cSJit Loon Lim 77291239f2cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 77391239f2cSJit Loon Lim } 77491239f2cSJit Loon Lim 775b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 776b727664eSSieu Mun Tang /* SMMU HPS Remapper */ 777b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem) 778b727664eSSieu Mun Tang { 779b727664eSSieu Mun Tang /* Read out Bit 1 value */ 780b727664eSSieu Mun Tang uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02); 781b727664eSSieu Mun Tang 782ea906b9bSSieu Mun Tang if ((remap == 0x00) && (g_remapper_bypass == 0x00)) { 783b727664eSSieu Mun Tang /* Update DRAM Base address for SDM SMMU */ 784b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE); 785b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE); 786b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 787b727664eSSieu Mun Tang } else { 788b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 789b727664eSSieu Mun Tang } 790b727664eSSieu Mun Tang } 791ea906b9bSSieu Mun Tang 792ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass) 793ea906b9bSSieu Mun Tang { 794ea906b9bSSieu Mun Tang /* Read out the JTAG-ID from boot scratch register */ 7958a0a006aSJit Loon Lim if (is_agilex5_A5F0() || is_agilex5_A5F4()) { 796ea906b9bSSieu Mun Tang if (remapper_bypass == 0x01) { 797ea906b9bSSieu Mun Tang g_remapper_bypass = remapper_bypass; 798ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0); 799ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0); 800ea906b9bSSieu Mun Tang } 801ea906b9bSSieu Mun Tang } 802ea906b9bSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 803ea906b9bSSieu Mun Tang } 804bdcd41ddSRabara, Niravkumar L 805bdcd41ddSRabara, Niravkumar L static void intel_inject_io96b_ecc_err(const uint32_t *syndrome, const uint32_t command) 806bdcd41ddSRabara, Niravkumar L { 807bdcd41ddSRabara, Niravkumar L volatile uint64_t atf_ddr_buffer; 808bdcd41ddSRabara, Niravkumar L volatile uint64_t val; 809bdcd41ddSRabara, Niravkumar L 810bdcd41ddSRabara, Niravkumar L mmio_write_32(IOSSM_CMD_PARAM, *syndrome); 811bdcd41ddSRabara, Niravkumar L mmio_write_32(IOSSM_CMD_TRIG_OP, command); 812bdcd41ddSRabara, Niravkumar L udelay(IOSSM_ECC_ERR_INJ_DELAY_USECS); 813bdcd41ddSRabara, Niravkumar L atf_ddr_buffer = 0xCAFEBABEFEEDFACE; /* Write data */ 814bdcd41ddSRabara, Niravkumar L memcpy_s((void *)&val, sizeof(val), 815bdcd41ddSRabara, Niravkumar L (void *)&atf_ddr_buffer, sizeof(atf_ddr_buffer)); 816bdcd41ddSRabara, Niravkumar L 817bdcd41ddSRabara, Niravkumar L /* Clear response_ready BIT0 of status_register before sending next command. */ 818bdcd41ddSRabara, Niravkumar L mmio_clrbits_32(IOSSM_CMD_RESP_STATUS, IOSSM_CMD_STATUS_RESP_READY); 819bdcd41ddSRabara, Niravkumar L } 820b727664eSSieu Mun Tang #endif 821b727664eSSieu Mun Tang 822204d5e67SSieu Mun Tang #if SIP_SVC_V3 823cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 824597fff5fSGirisha Dengi { 825597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 826597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 827597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 828597fff5fSGirisha Dengi 829597fff5fSGirisha Dengi (void)cmd; 830597fff5fSGirisha Dengi /* Returns 3 SMC arguments for SMC_RET3 */ 831597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 832597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 833597fff5fSGirisha Dengi 834597fff5fSGirisha Dengi return ret_args_len; 835597fff5fSGirisha Dengi } 836597fff5fSGirisha Dengi 837cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 838204d5e67SSieu Mun Tang { 839204d5e67SSieu Mun Tang uint8_t ret_args_len = 0U; 840204d5e67SSieu Mun Tang sdm_response_t *resp = (sdm_response_t *)resp_desc; 841204d5e67SSieu Mun Tang sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 842204d5e67SSieu Mun Tang 843204d5e67SSieu Mun Tang (void)cmd; 844204d5e67SSieu Mun Tang /* Returns 3 SMC arguments for SMC_RET3 */ 845204d5e67SSieu Mun Tang ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 846204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->err_code; 847204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->resp_data[0]; 848204d5e67SSieu Mun Tang 849204d5e67SSieu Mun Tang return ret_args_len; 850204d5e67SSieu Mun Tang } 851204d5e67SSieu Mun Tang 852cdab4018SGirisha Dengi uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 853597fff5fSGirisha Dengi { 854597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 855597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 856597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 857597fff5fSGirisha Dengi 858597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n", 859597fff5fSGirisha Dengi __func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE); 860597fff5fSGirisha Dengi 861597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 862597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 863597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE; 864597fff5fSGirisha Dengi 865*cb3ceb53SGirisha Dengi /* Flush the response data buffer. */ 866*cb3ceb53SGirisha Dengi flush_dcache_range((uintptr_t)cmd->cb_args, resp->rcvd_resp_len * MBOX_WORD_BYTE); 867*cb3ceb53SGirisha Dengi 868597fff5fSGirisha Dengi return ret_args_len; 869597fff5fSGirisha Dengi } 870597fff5fSGirisha Dengi 871cdab4018SGirisha Dengi uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 872597fff5fSGirisha Dengi { 873597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 874597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 875597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 876597fff5fSGirisha Dengi 877597fff5fSGirisha Dengi (void)cmd; 878597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n", 879597fff5fSGirisha Dengi __func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]); 880597fff5fSGirisha Dengi 881597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 882597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 883597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[0]; 884597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[1]; 885597fff5fSGirisha Dengi 886597fff5fSGirisha Dengi return ret_args_len; 887597fff5fSGirisha Dengi } 888597fff5fSGirisha Dengi 889b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_status(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 890b85b49e4SGirisha Dengi { 891b85b49e4SGirisha Dengi uint8_t ret_args_len = 0U; 892b85b49e4SGirisha Dengi uint32_t retry_counter = ~0U; 893b85b49e4SGirisha Dengi uint32_t failure_source = 0U; 894b85b49e4SGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 895b85b49e4SGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 896b85b49e4SGirisha Dengi 897b85b49e4SGirisha Dengi (void)cmd; 898b85b49e4SGirisha Dengi /* Get the failure source and current image retry counter value from the response. */ 899b85b49e4SGirisha Dengi failure_source = resp->resp_data[5] & RSU_VERSION_ACMF_MASK; 900b85b49e4SGirisha Dengi retry_counter = resp->resp_data[8]; 901b85b49e4SGirisha Dengi 902b85b49e4SGirisha Dengi if ((retry_counter != ~0U) && (failure_source == 0U)) 903b85b49e4SGirisha Dengi resp->resp_data[5] |= RSU_VERSION_ACMF; 904b85b49e4SGirisha Dengi 905b85b49e4SGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 906b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 907b85b49e4SGirisha Dengi /* Current CMF */ 908b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[1], resp->resp_data[0]); 909b85b49e4SGirisha Dengi /* Last Failing CMF Address */ 910b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[3], resp->resp_data[2]); 911b85b49e4SGirisha Dengi /* Config State */ 912b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[4]; 913b85b49e4SGirisha Dengi /* Version */ 914d7286adeSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[5]; 915b85b49e4SGirisha Dengi /* Failure Source */ 916b85b49e4SGirisha Dengi ret_args[ret_args_len++] = ((GENMASK(32, 17) & resp->resp_data[5]) >> 16); 917b85b49e4SGirisha Dengi /* Error location */ 918b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[6]; 919b85b49e4SGirisha Dengi /* Error details */ 920b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[7]; 921b85b49e4SGirisha Dengi /* Current image retry counter */ 922b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[8]; 923b85b49e4SGirisha Dengi 924b85b49e4SGirisha Dengi return ret_args_len; 925b85b49e4SGirisha Dengi } 926b85b49e4SGirisha Dengi 927b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_spt(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 928b85b49e4SGirisha Dengi { 929b85b49e4SGirisha Dengi uint8_t ret_args_len = 0U; 930b85b49e4SGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 931b85b49e4SGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 932b85b49e4SGirisha Dengi 933b85b49e4SGirisha Dengi (void)cmd; 934b85b49e4SGirisha Dengi 935b85b49e4SGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 936b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 937b85b49e4SGirisha Dengi /* Sub Partition Table (SPT) 0 address */ 938b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[0], resp->resp_data[1]); 939b85b49e4SGirisha Dengi /* Sub Partition Table (SPT) 1 address */ 940b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[2], resp->resp_data[3]); 941b85b49e4SGirisha Dengi 942b85b49e4SGirisha Dengi return ret_args_len; 943b85b49e4SGirisha Dengi } 944b85b49e4SGirisha Dengi 945cdab4018SGirisha Dengi static uintptr_t smc_ret(void *handle, uint64_t *ret_args, uint32_t ret_args_len) 946204d5e67SSieu Mun Tang { 947cdab4018SGirisha Dengi 948204d5e67SSieu Mun Tang switch (ret_args_len) { 949204d5e67SSieu Mun Tang case SMC_RET_ARGS_ONE: 950cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx\n", __func__, ret_args[0]); 951204d5e67SSieu Mun Tang SMC_RET1(handle, ret_args[0]); 952204d5e67SSieu Mun Tang break; 953204d5e67SSieu Mun Tang 954204d5e67SSieu Mun Tang case SMC_RET_ARGS_TWO: 955cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx\n", __func__, ret_args[0], ret_args[1]); 956204d5e67SSieu Mun Tang SMC_RET2(handle, ret_args[0], ret_args[1]); 957204d5e67SSieu Mun Tang break; 958204d5e67SSieu Mun Tang 959204d5e67SSieu Mun Tang case SMC_RET_ARGS_THREE: 960cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx\n", 961cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2]); 962204d5e67SSieu Mun Tang SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]); 963204d5e67SSieu Mun Tang break; 964204d5e67SSieu Mun Tang 965204d5e67SSieu Mun Tang case SMC_RET_ARGS_FOUR: 966cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx\n", 967cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3]); 968204d5e67SSieu Mun Tang SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]); 969204d5e67SSieu Mun Tang break; 970204d5e67SSieu Mun Tang 971204d5e67SSieu Mun Tang case SMC_RET_ARGS_FIVE: 972cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx\n", 973cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]); 974204d5e67SSieu Mun Tang SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]); 975204d5e67SSieu Mun Tang break; 976204d5e67SSieu Mun Tang 977cdab4018SGirisha Dengi case SMC_RET_ARGS_SIX: 978cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx x3 0x%lx, x4 0x%lx x5 0x%lx\n", 979cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 980cdab4018SGirisha Dengi ret_args[5]); 981cdab4018SGirisha Dengi SMC_RET6(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 982cdab4018SGirisha Dengi ret_args[5]); 983cdab4018SGirisha Dengi break; 984cdab4018SGirisha Dengi 985cdab4018SGirisha Dengi case SMC_RET_ARGS_SEVEN: 986cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t" 987cdab4018SGirisha Dengi "x6 0x%lx\n", 988cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 989cdab4018SGirisha Dengi ret_args[5], ret_args[6]); 990cdab4018SGirisha Dengi SMC_RET7(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 991cdab4018SGirisha Dengi ret_args[5], ret_args[6]); 992cdab4018SGirisha Dengi break; 993cdab4018SGirisha Dengi 994cdab4018SGirisha Dengi case SMC_RET_ARGS_EIGHT: 995cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t" 996cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx\n", 997cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 998cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7]); 999cdab4018SGirisha Dengi SMC_RET8(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 1000cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7]); 1001cdab4018SGirisha Dengi break; 1002cdab4018SGirisha Dengi 1003cdab4018SGirisha Dengi case SMC_RET_ARGS_NINE: 1004cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t" 1005cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx, x8 0x%lx\n", 1006cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 1007cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8]); 1008cdab4018SGirisha Dengi SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 1009cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8], 1010cdab4018SGirisha Dengi 0, 0, 0, 0, 0, 0, 0, 0, 0); 1011cdab4018SGirisha Dengi break; 1012cdab4018SGirisha Dengi 1013cdab4018SGirisha Dengi case SMC_RET_ARGS_TEN: 1014cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t" 1015cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx x8 0x%lx, x9 0x%lx, x10 0x%lx\n", 1016cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], 1017cdab4018SGirisha Dengi ret_args[4], ret_args[5], ret_args[6], ret_args[7], ret_args[8], 1018cdab4018SGirisha Dengi ret_args[9], ret_args[10]); 1019cdab4018SGirisha Dengi SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 1020cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8], ret_args[9], 1021cdab4018SGirisha Dengi 0, 0, 0, 0, 0, 0, 0, 0); 1022cdab4018SGirisha Dengi break; 1023cdab4018SGirisha Dengi 1024204d5e67SSieu Mun Tang default: 1025cdab4018SGirisha Dengi VERBOSE("SVC V3: %s ret_args_len is wrong, please check %d\n ", 1026cdab4018SGirisha Dengi __func__, ret_args_len); 1027204d5e67SSieu Mun Tang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 1028204d5e67SSieu Mun Tang break; 1029204d5e67SSieu Mun Tang } 1030204d5e67SSieu Mun Tang } 1031204d5e67SSieu Mun Tang 1032cbb62e01SGirisha Dengi static inline bool is_gen_mbox_cmd_allowed(uint32_t cmd) 1033cbb62e01SGirisha Dengi { 1034cbb62e01SGirisha Dengi /* Check if the command is allowed to be executed in generic mbox format */ 1035cbb62e01SGirisha Dengi bool is_cmd_allowed = false; 1036cbb62e01SGirisha Dengi 1037cbb62e01SGirisha Dengi switch (cmd) { 10380934946eSGirisha Dengi case MBOX_FCS_OPEN_CS_SESSION: 10390934946eSGirisha Dengi case MBOX_FCS_CLOSE_CS_SESSION: 10400934946eSGirisha Dengi case MBOX_FCS_IMPORT_CS_KEY: 10410934946eSGirisha Dengi case MBOX_FCS_EXPORT_CS_KEY: 10420934946eSGirisha Dengi case MBOX_FCS_REMOVE_CS_KEY: 10430934946eSGirisha Dengi case MBOX_FCS_GET_CS_KEY_INFO: 10440934946eSGirisha Dengi case MBOX_FCS_CREATE_CS_KEY: 10450934946eSGirisha Dengi case MBOX_FCS_GET_DIGEST_REQ: 10460934946eSGirisha Dengi case MBOX_FCS_MAC_VERIFY_REQ: 10470934946eSGirisha Dengi case MBOX_FCS_ECDSA_HASH_SIGN_REQ: 10480934946eSGirisha Dengi case MBOX_FCS_GET_PROVISION: 10490934946eSGirisha Dengi case MBOX_FCS_CNTR_SET_PREAUTH: 10500934946eSGirisha Dengi case MBOX_FCS_ENCRYPT_REQ: 10510934946eSGirisha Dengi case MBOX_FCS_DECRYPT_REQ: 10520934946eSGirisha Dengi case MBOX_FCS_RANDOM_GEN: 10530934946eSGirisha Dengi case MBOX_FCS_AES_CRYPT_REQ: 10540934946eSGirisha Dengi case MBOX_FCS_ECDSA_SHA2_DATA_SIGN_REQ: 10550934946eSGirisha Dengi case MBOX_FCS_ECDSA_HASH_SIG_VERIFY: 10560934946eSGirisha Dengi case MBOX_FCS_ECDSA_SHA2_DATA_SIGN_VERIFY: 10570934946eSGirisha Dengi case MBOX_FCS_ECDSA_GET_PUBKEY: 10580934946eSGirisha Dengi case MBOX_FCS_ECDH_REQUEST: 10590934946eSGirisha Dengi case MBOX_FCS_HKDF_REQUEST: 10600934946eSGirisha Dengi /* These mailbox commands are not supported in the generic mailbox format. */ 1061cbb62e01SGirisha Dengi break; 1062cbb62e01SGirisha Dengi 1063cbb62e01SGirisha Dengi default: 1064cbb62e01SGirisha Dengi is_cmd_allowed = true; 1065cbb62e01SGirisha Dengi break; 1066cbb62e01SGirisha Dengi } /* switch */ 1067cbb62e01SGirisha Dengi 1068cbb62e01SGirisha Dengi return is_cmd_allowed; 1069cbb62e01SGirisha Dengi } 1070cbb62e01SGirisha Dengi 1071204d5e67SSieu Mun Tang /* 1072204d5e67SSieu Mun Tang * This function is responsible for handling all SiP SVC V3 calls from the 1073204d5e67SSieu Mun Tang * non-secure world. 1074204d5e67SSieu Mun Tang */ 1075204d5e67SSieu Mun Tang static uintptr_t sip_smc_handler_v3(uint32_t smc_fid, 1076204d5e67SSieu Mun Tang u_register_t x1, 1077204d5e67SSieu Mun Tang u_register_t x2, 1078204d5e67SSieu Mun Tang u_register_t x3, 1079204d5e67SSieu Mun Tang u_register_t x4, 1080204d5e67SSieu Mun Tang void *cookie, 1081204d5e67SSieu Mun Tang void *handle, 1082204d5e67SSieu Mun Tang u_register_t flags) 1083204d5e67SSieu Mun Tang { 1084204d5e67SSieu Mun Tang int status = 0; 1085597fff5fSGirisha Dengi uint32_t mbox_error = 0U; 1086597fff5fSGirisha Dengi u_register_t x5, x6, x7, x8, x9, x10, x11; 1087204d5e67SSieu Mun Tang 1088597fff5fSGirisha Dengi /* Get all the SMC call arguments */ 1089597fff5fSGirisha Dengi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1090597fff5fSGirisha Dengi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1091597fff5fSGirisha Dengi x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 1092597fff5fSGirisha Dengi x8 = SMC_GET_GP(handle, CTX_GPREG_X8); 1093597fff5fSGirisha Dengi x9 = SMC_GET_GP(handle, CTX_GPREG_X9); 1094597fff5fSGirisha Dengi x10 = SMC_GET_GP(handle, CTX_GPREG_X10); 1095597fff5fSGirisha Dengi x11 = SMC_GET_GP(handle, CTX_GPREG_X11); 1096597fff5fSGirisha Dengi 1097597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n", 1098597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5); 1099597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n", 1100597fff5fSGirisha Dengi x6, x7, x8, x9, x10, x11); 1101204d5e67SSieu Mun Tang 1102204d5e67SSieu Mun Tang switch (smc_fid) { 1103204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL: 1104204d5e67SSieu Mun Tang { 1105cdab4018SGirisha Dengi uint64_t ret_args[16] = {0}; 1106da1e0008SJit Loon Lim uint32_t ret_args_len = 0; 1107204d5e67SSieu Mun Tang 1108204d5e67SSieu Mun Tang status = mailbox_response_poll_v3(GET_CLIENT_ID(x1), 1109204d5e67SSieu Mun Tang GET_JOB_ID(x1), 1110204d5e67SSieu Mun Tang ret_args, 1111204d5e67SSieu Mun Tang &ret_args_len); 1112204d5e67SSieu Mun Tang /* Always reserve [0] index for command status. */ 1113204d5e67SSieu Mun Tang ret_args[0] = status; 1114204d5e67SSieu Mun Tang 1115204d5e67SSieu Mun Tang /* Return SMC call based on the number of return arguments */ 1116204d5e67SSieu Mun Tang return smc_ret(handle, ret_args, ret_args_len); 1117204d5e67SSieu Mun Tang } 1118204d5e67SSieu Mun Tang 1119204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR: 1120204d5e67SSieu Mun Tang { 1121597fff5fSGirisha Dengi /* TBD: Here now we don't need these CID and JID?? */ 1122204d5e67SSieu Mun Tang uint8_t client_id = 0U; 1123204d5e67SSieu Mun Tang uint8_t job_id = 0U; 1124204d5e67SSieu Mun Tang uint64_t trans_id_bitmap[4] = {0U}; 1125204d5e67SSieu Mun Tang 1126204d5e67SSieu Mun Tang status = mailbox_response_poll_on_intr_v3(&client_id, 1127204d5e67SSieu Mun Tang &job_id, 1128204d5e67SSieu Mun Tang trans_id_bitmap); 1129204d5e67SSieu Mun Tang 1130204d5e67SSieu Mun Tang SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1], 1131204d5e67SSieu Mun Tang trans_id_bitmap[2], trans_id_bitmap[3]); 1132204d5e67SSieu Mun Tang break; 1133204d5e67SSieu Mun Tang } 1134204d5e67SSieu Mun Tang 1135597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY: 1136597fff5fSGirisha Dengi { 1137597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1138597fff5fSGirisha Dengi GET_JOB_ID(x1), 1139597fff5fSGirisha Dengi MBOX_CMD_GET_DEVICEID, 1140597fff5fSGirisha Dengi NULL, 1141597fff5fSGirisha Dengi 0U, 1142597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1143597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1144597fff5fSGirisha Dengi (uint32_t *)x2, 1145597fff5fSGirisha Dengi 2); 1146597fff5fSGirisha Dengi 1147597fff5fSGirisha Dengi SMC_RET1(handle, status); 1148597fff5fSGirisha Dengi } 1149597fff5fSGirisha Dengi 1150597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_IDCODE: 1151597fff5fSGirisha Dengi { 1152597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1153597fff5fSGirisha Dengi GET_JOB_ID(x1), 1154597fff5fSGirisha Dengi MBOX_CMD_GET_IDCODE, 1155597fff5fSGirisha Dengi NULL, 1156597fff5fSGirisha Dengi 0U, 1157597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1158597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1159597fff5fSGirisha Dengi NULL, 1160597fff5fSGirisha Dengi 0); 1161597fff5fSGirisha Dengi 1162597fff5fSGirisha Dengi SMC_RET1(handle, status); 1163597fff5fSGirisha Dengi } 1164597fff5fSGirisha Dengi 1165597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN: 1166597fff5fSGirisha Dengi { 1167597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1168597fff5fSGirisha Dengi GET_JOB_ID(x1), 1169597fff5fSGirisha Dengi MBOX_CMD_QSPI_OPEN, 1170597fff5fSGirisha Dengi NULL, 1171597fff5fSGirisha Dengi 0U, 1172597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1173597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1174597fff5fSGirisha Dengi NULL, 1175597fff5fSGirisha Dengi 0U); 1176597fff5fSGirisha Dengi 1177597fff5fSGirisha Dengi SMC_RET1(handle, status); 1178597fff5fSGirisha Dengi } 1179597fff5fSGirisha Dengi 1180597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE: 1181597fff5fSGirisha Dengi { 1182597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1183597fff5fSGirisha Dengi GET_JOB_ID(x1), 1184597fff5fSGirisha Dengi MBOX_CMD_QSPI_CLOSE, 1185597fff5fSGirisha Dengi NULL, 1186597fff5fSGirisha Dengi 0U, 1187597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1188597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1189597fff5fSGirisha Dengi NULL, 1190597fff5fSGirisha Dengi 0U); 1191597fff5fSGirisha Dengi 1192597fff5fSGirisha Dengi SMC_RET1(handle, status); 1193597fff5fSGirisha Dengi } 1194597fff5fSGirisha Dengi 1195597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS: 1196597fff5fSGirisha Dengi { 1197597fff5fSGirisha Dengi uint32_t cmd_data = 0U; 1198597fff5fSGirisha Dengi uint32_t chip_sel = (uint32_t)x2; 1199597fff5fSGirisha Dengi uint32_t comb_addr_mode = (uint32_t)x3; 1200597fff5fSGirisha Dengi uint32_t ext_dec_mode = (uint32_t)x4; 1201597fff5fSGirisha Dengi 1202597fff5fSGirisha Dengi cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) | 1203597fff5fSGirisha Dengi (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) | 1204597fff5fSGirisha Dengi (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET); 1205597fff5fSGirisha Dengi 1206597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1207597fff5fSGirisha Dengi GET_JOB_ID(x1), 1208597fff5fSGirisha Dengi MBOX_CMD_QSPI_SET_CS, 1209597fff5fSGirisha Dengi &cmd_data, 1210597fff5fSGirisha Dengi 1U, 1211597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1212597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1213597fff5fSGirisha Dengi NULL, 1214597fff5fSGirisha Dengi 0U); 1215597fff5fSGirisha Dengi 1216597fff5fSGirisha Dengi SMC_RET1(handle, status); 1217597fff5fSGirisha Dengi } 1218597fff5fSGirisha Dengi 1219597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE: 1220597fff5fSGirisha Dengi { 1221597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1222597fff5fSGirisha Dengi uint32_t qspi_nwords = (uint32_t)x3; 1223597fff5fSGirisha Dengi 1224597fff5fSGirisha Dengi /* QSPI address offset to start erase, must be 4K aligned */ 1225597fff5fSGirisha Dengi if (MBOX_IS_4K_ALIGNED(qspi_addr)) { 1226597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n", 1227597fff5fSGirisha Dengi smc_fid); 1228597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1229597fff5fSGirisha Dengi SMC_RET1(handle, status); 1230597fff5fSGirisha Dengi } 1231597fff5fSGirisha Dengi 1232597fff5fSGirisha Dengi /* Number of words to erase, multiples of 0x400 or 4K */ 1233597fff5fSGirisha Dengi if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) { 1234597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n", 1235597fff5fSGirisha Dengi smc_fid); 1236597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1237597fff5fSGirisha Dengi SMC_RET1(handle, status); 1238597fff5fSGirisha Dengi } 1239597fff5fSGirisha Dengi 1240597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1241597fff5fSGirisha Dengi 1242597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1243597fff5fSGirisha Dengi GET_JOB_ID(x1), 1244597fff5fSGirisha Dengi MBOX_CMD_QSPI_ERASE, 1245597fff5fSGirisha Dengi cmd_data, 1246597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1247597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1248597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1249597fff5fSGirisha Dengi NULL, 1250597fff5fSGirisha Dengi 0U); 1251597fff5fSGirisha Dengi 1252597fff5fSGirisha Dengi SMC_RET1(handle, status); 1253597fff5fSGirisha Dengi } 1254597fff5fSGirisha Dengi 1255597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE: 1256597fff5fSGirisha Dengi { 1257597fff5fSGirisha Dengi uint32_t *qspi_payload = (uint32_t *)x2; 1258597fff5fSGirisha Dengi uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE); 1259597fff5fSGirisha Dengi uint32_t qspi_addr = qspi_payload[0]; 1260597fff5fSGirisha Dengi uint32_t qspi_nwords = qspi_payload[1]; 1261597fff5fSGirisha Dengi 1262597fff5fSGirisha Dengi if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) { 1263597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given address is not WORD aligned\n", 1264597fff5fSGirisha Dengi smc_fid); 1265597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1266597fff5fSGirisha Dengi SMC_RET1(handle, status); 1267597fff5fSGirisha Dengi } 1268597fff5fSGirisha Dengi 1269597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1270597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1271597fff5fSGirisha Dengi smc_fid); 1272597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1273597fff5fSGirisha Dengi SMC_RET1(handle, status); 1274597fff5fSGirisha Dengi } 1275597fff5fSGirisha Dengi 1276597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1277597fff5fSGirisha Dengi GET_JOB_ID(x1), 1278597fff5fSGirisha Dengi MBOX_CMD_QSPI_WRITE, 1279597fff5fSGirisha Dengi qspi_payload, 1280597fff5fSGirisha Dengi qspi_total_nwords, 1281597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1282597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1283597fff5fSGirisha Dengi NULL, 1284597fff5fSGirisha Dengi 0U); 1285597fff5fSGirisha Dengi 1286597fff5fSGirisha Dengi SMC_RET1(handle, status); 1287597fff5fSGirisha Dengi } 1288597fff5fSGirisha Dengi 1289597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_READ: 1290597fff5fSGirisha Dengi { 1291597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1292597fff5fSGirisha Dengi uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE); 1293597fff5fSGirisha Dengi 1294597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1295597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1296597fff5fSGirisha Dengi smc_fid); 1297597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1298597fff5fSGirisha Dengi SMC_RET1(handle, status); 1299597fff5fSGirisha Dengi } 1300597fff5fSGirisha Dengi 1301597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1302597fff5fSGirisha Dengi 1303597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1304597fff5fSGirisha Dengi GET_JOB_ID(x1), 1305597fff5fSGirisha Dengi MBOX_CMD_QSPI_READ, 1306597fff5fSGirisha Dengi cmd_data, 1307597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1308597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1309597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1310597fff5fSGirisha Dengi (uint32_t *)x3, 1311597fff5fSGirisha Dengi 2); 1312597fff5fSGirisha Dengi 1313597fff5fSGirisha Dengi SMC_RET1(handle, status); 1314597fff5fSGirisha Dengi } 1315597fff5fSGirisha Dengi 1316597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO: 1317597fff5fSGirisha Dengi { 1318597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x2; 1319597fff5fSGirisha Dengi 1320597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1321597fff5fSGirisha Dengi GET_JOB_ID(x1), 1322597fff5fSGirisha Dengi MBOX_CMD_QSPI_GET_DEV_INFO, 1323597fff5fSGirisha Dengi NULL, 1324597fff5fSGirisha Dengi 0U, 1325597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1326597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1327597fff5fSGirisha Dengi (uint32_t *)dst_addr, 1328597fff5fSGirisha Dengi 2); 1329597fff5fSGirisha Dengi 1330597fff5fSGirisha Dengi SMC_RET1(handle, status); 1331597fff5fSGirisha Dengi } 1332597fff5fSGirisha Dengi 1333204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT: 1334204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP: 1335204d5e67SSieu Mun Tang { 1336204d5e67SSieu Mun Tang uint32_t channel = (uint32_t)x2; 1337204d5e67SSieu Mun Tang uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ? 1338204d5e67SSieu Mun Tang MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP); 1339204d5e67SSieu Mun Tang 1340204d5e67SSieu Mun Tang status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1341204d5e67SSieu Mun Tang GET_JOB_ID(x1), 1342204d5e67SSieu Mun Tang mbox_cmd, 1343204d5e67SSieu Mun Tang &channel, 1344204d5e67SSieu Mun Tang 1U, 1345204d5e67SSieu Mun Tang MBOX_CMD_FLAG_CASUAL, 1346204d5e67SSieu Mun Tang sip_smc_cmd_cb_ret3, 1347204d5e67SSieu Mun Tang NULL, 1348204d5e67SSieu Mun Tang 0); 1349204d5e67SSieu Mun Tang 1350204d5e67SSieu Mun Tang SMC_RET1(handle, status); 1351204d5e67SSieu Mun Tang } 1352204d5e67SSieu Mun Tang 1353b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_GET_SPT: 1354b85b49e4SGirisha Dengi { 1355b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1356b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1357b85b49e4SGirisha Dengi MBOX_GET_SUBPARTITION_TABLE, 1358b85b49e4SGirisha Dengi NULL, 1359b85b49e4SGirisha Dengi 0, 1360b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1361b85b49e4SGirisha Dengi sip_smc_cmd_cb_rsu_spt, 1362b85b49e4SGirisha Dengi NULL, 1363b85b49e4SGirisha Dengi 0); 1364b85b49e4SGirisha Dengi 1365b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1366b85b49e4SGirisha Dengi } 1367b85b49e4SGirisha Dengi 1368b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_GET_STATUS: 1369b85b49e4SGirisha Dengi { 1370b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1371b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1372b85b49e4SGirisha Dengi MBOX_RSU_STATUS, 1373b85b49e4SGirisha Dengi NULL, 1374b85b49e4SGirisha Dengi 0, 1375b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1376b85b49e4SGirisha Dengi sip_smc_cmd_cb_rsu_status, 1377b85b49e4SGirisha Dengi NULL, 1378b85b49e4SGirisha Dengi 0); 1379b85b49e4SGirisha Dengi 1380b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1381b85b49e4SGirisha Dengi } 1382b85b49e4SGirisha Dengi 1383b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_NOTIFY: 1384b85b49e4SGirisha Dengi { 1385b85b49e4SGirisha Dengi uint32_t notify_code = (uint32_t)x2; 1386b85b49e4SGirisha Dengi 1387b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1388b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1389b85b49e4SGirisha Dengi MBOX_HPS_STAGE_NOTIFY, 1390b85b49e4SGirisha Dengi ¬ify_code, 1391b85b49e4SGirisha Dengi 1U, 1392b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1393b85b49e4SGirisha Dengi sip_smc_cmd_cb_ret2, 1394b85b49e4SGirisha Dengi NULL, 1395b85b49e4SGirisha Dengi 0); 1396b85b49e4SGirisha Dengi 1397b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1398b85b49e4SGirisha Dengi } 1399b85b49e4SGirisha Dengi 1400cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GEN_MBOX_CMD: 1401cbb62e01SGirisha Dengi { 1402cbb62e01SGirisha Dengi /* Collect all the args passed in, and send the mailbox command. */ 1403cbb62e01SGirisha Dengi uint32_t mbox_cmd = (uint32_t)x2; 1404cbb62e01SGirisha Dengi uint32_t *cmd_payload_addr = NULL; 1405cbb62e01SGirisha Dengi uint32_t cmd_payload_len = (uint32_t)x4 / MBOX_WORD_BYTE; 1406cbb62e01SGirisha Dengi uint32_t *resp_payload_addr = NULL; 1407cbb62e01SGirisha Dengi uint32_t resp_payload_len = (uint32_t)x6 / MBOX_WORD_BYTE; 1408cbb62e01SGirisha Dengi 14090934946eSGirisha Dengi /* Filter the required commands here. */ 14100934946eSGirisha Dengi if (!is_gen_mbox_cmd_allowed(mbox_cmd)) { 14110934946eSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 14120934946eSGirisha Dengi SMC_RET1(handle, status); 14130934946eSGirisha Dengi } 14140934946eSGirisha Dengi 1415cbb62e01SGirisha Dengi if ((cmd_payload_len > MBOX_GEN_CMD_MAX_WORDS) || 1416cbb62e01SGirisha Dengi (resp_payload_len > MBOX_GEN_CMD_MAX_WORDS)) { 1417cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Command/Response payload length exceeds max limit\n", 1418cbb62e01SGirisha Dengi smc_fid); 1419cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1420cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1421cbb62e01SGirisha Dengi } 1422cbb62e01SGirisha Dengi 1423cbb62e01SGirisha Dengi /* Make sure we have valid command payload length and buffer */ 1424cbb62e01SGirisha Dengi if (cmd_payload_len != 0U) { 1425cbb62e01SGirisha Dengi cmd_payload_addr = (uint32_t *)x3; 1426cbb62e01SGirisha Dengi if (cmd_payload_addr == NULL) { 1427cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Command payload address is NULL\n", 1428cbb62e01SGirisha Dengi smc_fid); 1429cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1430cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1431cbb62e01SGirisha Dengi } 1432cbb62e01SGirisha Dengi } 1433cbb62e01SGirisha Dengi 1434cbb62e01SGirisha Dengi /* Make sure we have valid response payload length and buffer */ 1435cbb62e01SGirisha Dengi if (resp_payload_len != 0U) { 1436cbb62e01SGirisha Dengi resp_payload_addr = (uint32_t *)x5; 1437cbb62e01SGirisha Dengi if (resp_payload_addr == NULL) { 1438cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Response payload address is NULL\n", 1439cbb62e01SGirisha Dengi smc_fid); 1440cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1441cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1442cbb62e01SGirisha Dengi } 1443cbb62e01SGirisha Dengi } 1444cbb62e01SGirisha Dengi 1445cbb62e01SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1446cbb62e01SGirisha Dengi GET_JOB_ID(x1), 1447cbb62e01SGirisha Dengi mbox_cmd, 1448cbb62e01SGirisha Dengi (uint32_t *)cmd_payload_addr, 1449cbb62e01SGirisha Dengi cmd_payload_len, 1450cbb62e01SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1451cbb62e01SGirisha Dengi sip_smc_ret_nbytes_cb, 1452cbb62e01SGirisha Dengi (uint32_t *)resp_payload_addr, 1453cbb62e01SGirisha Dengi resp_payload_len); 1454cbb62e01SGirisha Dengi 1455cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1456cbb62e01SGirisha Dengi } 1457cbb62e01SGirisha Dengi 1458597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT: 1459597fff5fSGirisha Dengi { 1460597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1461597fff5fSGirisha Dengi uint32_t context_id = (uint32_t)x3; 1462597fff5fSGirisha Dengi uint64_t ret_random_addr = (uint64_t)x4; 1463597fff5fSGirisha Dengi uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1464597fff5fSGirisha Dengi uint32_t crypto_header = 0U; 1465597fff5fSGirisha Dengi 1466597fff5fSGirisha Dengi if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) || 1467597fff5fSGirisha Dengi (random_len == 0U) || 1468597fff5fSGirisha Dengi (!is_size_4_bytes_aligned(random_len))) { 1469597fff5fSGirisha Dengi ERROR("MBOX: 0x%x is rejected\n", smc_fid); 1470597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1471597fff5fSGirisha Dengi SMC_RET1(handle, status); 1472597fff5fSGirisha Dengi } 1473597fff5fSGirisha Dengi 1474597fff5fSGirisha Dengi crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) << 1475597fff5fSGirisha Dengi FCS_CS_FIELD_FLAG_OFFSET); 1476597fff5fSGirisha Dengi fcs_rng_payload payload = {session_id, context_id, 1477597fff5fSGirisha Dengi crypto_header, random_len}; 1478597fff5fSGirisha Dengi 1479597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1480597fff5fSGirisha Dengi GET_JOB_ID(x1), 1481597fff5fSGirisha Dengi MBOX_FCS_RANDOM_GEN, 1482597fff5fSGirisha Dengi (uint32_t *)&payload, 1483597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1484597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1485597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1486597fff5fSGirisha Dengi (uint32_t *)ret_random_addr, 1487597fff5fSGirisha Dengi 2); 1488597fff5fSGirisha Dengi SMC_RET1(handle, status); 1489597fff5fSGirisha Dengi } 1490597fff5fSGirisha Dengi 1491597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA: 1492597fff5fSGirisha Dengi { 1493597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1494597fff5fSGirisha Dengi GET_JOB_ID(x1), 1495597fff5fSGirisha Dengi MBOX_FCS_GET_PROVISION, 1496597fff5fSGirisha Dengi NULL, 1497597fff5fSGirisha Dengi 0U, 1498597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1499597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1500597fff5fSGirisha Dengi (uint32_t *)x2, 1501597fff5fSGirisha Dengi 2); 1502597fff5fSGirisha Dengi SMC_RET1(handle, status); 1503597fff5fSGirisha Dengi } 1504597fff5fSGirisha Dengi 1505597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH: 1506597fff5fSGirisha Dengi { 1507597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3, 1508597fff5fSGirisha Dengi x4, &mbox_error); 1509597fff5fSGirisha Dengi SMC_RET1(handle, status); 1510597fff5fSGirisha Dengi } 1511597fff5fSGirisha Dengi 1512597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID: 1513597fff5fSGirisha Dengi { 1514597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1515597fff5fSGirisha Dengi GET_JOB_ID(x1), 1516597fff5fSGirisha Dengi MBOX_CMD_GET_CHIPID, 1517597fff5fSGirisha Dengi NULL, 1518597fff5fSGirisha Dengi 0U, 1519597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1520597fff5fSGirisha Dengi sip_smc_get_chipid_cb, 1521597fff5fSGirisha Dengi NULL, 1522597fff5fSGirisha Dengi 0); 1523597fff5fSGirisha Dengi SMC_RET1(handle, status); 1524597fff5fSGirisha Dengi } 1525597fff5fSGirisha Dengi 1526597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT: 1527597fff5fSGirisha Dengi { 1528597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3, 1529597fff5fSGirisha Dengi (uint32_t *) &x4, &mbox_error); 1530597fff5fSGirisha Dengi SMC_RET1(handle, status); 1531597fff5fSGirisha Dengi } 1532597fff5fSGirisha Dengi 1533597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD: 1534597fff5fSGirisha Dengi { 1535597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, x1, 1536597fff5fSGirisha Dengi x2, &mbox_error); 1537597fff5fSGirisha Dengi SMC_RET1(handle, status); 1538597fff5fSGirisha Dengi } 1539597fff5fSGirisha Dengi 1540597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT: 1541597fff5fSGirisha Dengi { 1542597fff5fSGirisha Dengi if (x4 == FCS_MODE_ENCRYPT) { 1543597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3, 1544597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1545597fff5fSGirisha Dengi &mbox_error, x10, x11); 1546597fff5fSGirisha Dengi } else if (x4 == FCS_MODE_DECRYPT) { 1547597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3, 1548597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1549597fff5fSGirisha Dengi &mbox_error, x9, x10, x11); 1550597fff5fSGirisha Dengi } else { 1551597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid); 1552597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1553597fff5fSGirisha Dengi } 1554597fff5fSGirisha Dengi SMC_RET1(handle, status); 1555597fff5fSGirisha Dengi } 1556597fff5fSGirisha Dengi 1557597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE: 1558597fff5fSGirisha Dengi { 1559597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error); 1560597fff5fSGirisha Dengi SMC_RET1(handle, status); 1561597fff5fSGirisha Dengi } 1562597fff5fSGirisha Dengi 1563597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION: 1564597fff5fSGirisha Dengi { 1565597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1566597fff5fSGirisha Dengi GET_JOB_ID(x1), 1567597fff5fSGirisha Dengi MBOX_FCS_OPEN_CS_SESSION, 1568597fff5fSGirisha Dengi NULL, 1569597fff5fSGirisha Dengi 0U, 1570597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1571597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1572597fff5fSGirisha Dengi NULL, 1573597fff5fSGirisha Dengi 0); 1574597fff5fSGirisha Dengi SMC_RET1(handle, status); 1575597fff5fSGirisha Dengi } 1576597fff5fSGirisha Dengi 1577597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION: 1578597fff5fSGirisha Dengi { 1579597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1580597fff5fSGirisha Dengi 1581597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1582597fff5fSGirisha Dengi GET_JOB_ID(x1), 1583597fff5fSGirisha Dengi MBOX_FCS_CLOSE_CS_SESSION, 1584597fff5fSGirisha Dengi &session_id, 1585597fff5fSGirisha Dengi 1U, 1586597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1587597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1588597fff5fSGirisha Dengi NULL, 1589597fff5fSGirisha Dengi 0); 1590597fff5fSGirisha Dengi SMC_RET1(handle, status); 1591597fff5fSGirisha Dengi } 1592597fff5fSGirisha Dengi 1593597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY: 1594597fff5fSGirisha Dengi { 1595597fff5fSGirisha Dengi uint64_t key_addr = x2; 1596597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1597597fff5fSGirisha Dengi 1598597fff5fSGirisha Dengi if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) || 1599597fff5fSGirisha Dengi (!is_address_in_ddr_range(key_addr, key_len_words * 4))) { 1600597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n", 1601597fff5fSGirisha Dengi smc_fid); 1602597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1603597fff5fSGirisha Dengi SMC_RET1(handle, status); 1604597fff5fSGirisha Dengi } 1605597fff5fSGirisha Dengi 1606597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1607597fff5fSGirisha Dengi GET_JOB_ID(x1), 1608597fff5fSGirisha Dengi MBOX_FCS_IMPORT_CS_KEY, 1609597fff5fSGirisha Dengi (uint32_t *)key_addr, 1610597fff5fSGirisha Dengi key_len_words, 1611597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1612597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1613597fff5fSGirisha Dengi NULL, 1614597fff5fSGirisha Dengi 0); 1615597fff5fSGirisha Dengi SMC_RET1(handle, status); 1616597fff5fSGirisha Dengi } 1617597fff5fSGirisha Dengi 1618597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY: 1619597fff5fSGirisha Dengi { 1620597fff5fSGirisha Dengi uint64_t key_addr = x2; 1621597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1622597fff5fSGirisha Dengi 1623597fff5fSGirisha Dengi if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) { 1624597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1625597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1626597fff5fSGirisha Dengi SMC_RET1(handle, status); 1627597fff5fSGirisha Dengi } 1628597fff5fSGirisha Dengi 1629597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1630597fff5fSGirisha Dengi GET_JOB_ID(x1), 1631597fff5fSGirisha Dengi MBOX_FCS_CREATE_CS_KEY, 1632597fff5fSGirisha Dengi (uint32_t *)key_addr, 1633597fff5fSGirisha Dengi key_len_words, 1634597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1635597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1636597fff5fSGirisha Dengi NULL, 1637597fff5fSGirisha Dengi 0); 1638597fff5fSGirisha Dengi SMC_RET1(handle, status); 1639597fff5fSGirisha Dengi } 1640597fff5fSGirisha Dengi 1641597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY: 1642597fff5fSGirisha Dengi { 1643597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1644597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1645597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1646597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1647597fff5fSGirisha Dengi 1648597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1649597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1650597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1651597fff5fSGirisha Dengi SMC_RET1(handle, status); 1652597fff5fSGirisha Dengi } 1653597fff5fSGirisha Dengi 1654597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1655597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1656597fff5fSGirisha Dengi 1657597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1658597fff5fSGirisha Dengi GET_JOB_ID(x1), 1659597fff5fSGirisha Dengi MBOX_FCS_EXPORT_CS_KEY, 1660597fff5fSGirisha Dengi (uint32_t *)&payload, 1661597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1662597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1663597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1664597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1665597fff5fSGirisha Dengi 2); 1666597fff5fSGirisha Dengi SMC_RET1(handle, status); 1667597fff5fSGirisha Dengi } 1668597fff5fSGirisha Dengi 1669597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY: 1670597fff5fSGirisha Dengi { 1671597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1672597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1673597fff5fSGirisha Dengi 1674597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1675597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1676597fff5fSGirisha Dengi 1677597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1678597fff5fSGirisha Dengi GET_JOB_ID(x1), 1679597fff5fSGirisha Dengi MBOX_FCS_REMOVE_CS_KEY, 1680597fff5fSGirisha Dengi (uint32_t *)&payload, 1681597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1682597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1683597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1684597fff5fSGirisha Dengi NULL, 1685597fff5fSGirisha Dengi 0); 1686597fff5fSGirisha Dengi SMC_RET1(handle, status); 1687597fff5fSGirisha Dengi } 1688597fff5fSGirisha Dengi 1689597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO: 1690597fff5fSGirisha Dengi { 1691597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1692597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1693597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1694597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1695597fff5fSGirisha Dengi 1696597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1697597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1698597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1699597fff5fSGirisha Dengi SMC_RET1(handle, status); 1700597fff5fSGirisha Dengi } 1701597fff5fSGirisha Dengi 1702597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1703597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1704597fff5fSGirisha Dengi 1705597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1706597fff5fSGirisha Dengi GET_JOB_ID(x1), 1707597fff5fSGirisha Dengi MBOX_FCS_GET_CS_KEY_INFO, 1708597fff5fSGirisha Dengi (uint32_t *)&payload, 1709597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1710597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1711597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1712597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1713597fff5fSGirisha Dengi 2); 1714597fff5fSGirisha Dengi SMC_RET1(handle, status); 1715597fff5fSGirisha Dengi } 1716597fff5fSGirisha Dengi 1717597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT: 1718597fff5fSGirisha Dengi { 1719597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_init(x2, x3, x4, x5, 1720597fff5fSGirisha Dengi x6, &mbox_error); 1721597fff5fSGirisha Dengi SMC_RET1(handle, status); 1722597fff5fSGirisha Dengi } 1723597fff5fSGirisha Dengi 1724597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE: 1725597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE: 1726597fff5fSGirisha Dengi { 1727597fff5fSGirisha Dengi uint32_t job_id = 0U; 1728597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ? 1729597fff5fSGirisha Dengi true : false; 1730597fff5fSGirisha Dengi 1731597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2, 1732597fff5fSGirisha Dengi x3, x4, x5, x6, x7, x8, is_final, 1733597fff5fSGirisha Dengi &job_id, x9, x10); 1734597fff5fSGirisha Dengi SMC_RET1(handle, status); 1735597fff5fSGirisha Dengi } 1736597fff5fSGirisha Dengi 1737597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT: 1738597fff5fSGirisha Dengi { 1739597fff5fSGirisha Dengi status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6, 1740597fff5fSGirisha Dengi &mbox_error); 1741597fff5fSGirisha Dengi SMC_RET1(handle, status); 1742597fff5fSGirisha Dengi } 1743597fff5fSGirisha Dengi 1744597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE: 1745597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE: 1746597fff5fSGirisha Dengi { 1747597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ? 1748597fff5fSGirisha Dengi true : false; 1749597fff5fSGirisha Dengi 1750597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2, 1751597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, 1752597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1753597fff5fSGirisha Dengi 1754597fff5fSGirisha Dengi SMC_RET1(handle, status); 1755597fff5fSGirisha Dengi } 1756597fff5fSGirisha Dengi 1757597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT: 1758597fff5fSGirisha Dengi { 1759597fff5fSGirisha Dengi status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6, 1760597fff5fSGirisha Dengi &mbox_error); 1761597fff5fSGirisha Dengi SMC_RET1(handle, status); 1762597fff5fSGirisha Dengi } 1763597fff5fSGirisha Dengi 1764597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE: 1765597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE: 1766597fff5fSGirisha Dengi { 1767597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ? 1768597fff5fSGirisha Dengi true : false; 1769597fff5fSGirisha Dengi 1770597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2, 1771597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, x8, 1772597fff5fSGirisha Dengi is_final, &mbox_error, x9); 1773597fff5fSGirisha Dengi SMC_RET1(handle, status); 1774597fff5fSGirisha Dengi } 1775597fff5fSGirisha Dengi 1776597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT: 1777597fff5fSGirisha Dengi { 1778597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6, 1779597fff5fSGirisha Dengi &mbox_error); 1780597fff5fSGirisha Dengi SMC_RET1(handle, status); 1781597fff5fSGirisha Dengi } 1782597fff5fSGirisha Dengi 1783597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE: 1784597fff5fSGirisha Dengi { 1785597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3, 1786597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &x7, 1787597fff5fSGirisha Dengi &mbox_error); 1788597fff5fSGirisha Dengi SMC_RET1(handle, status); 1789597fff5fSGirisha Dengi } 1790597fff5fSGirisha Dengi 1791597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 1792597fff5fSGirisha Dengi { 1793597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6, 1794597fff5fSGirisha Dengi &mbox_error); 1795597fff5fSGirisha Dengi SMC_RET1(handle, status); 1796597fff5fSGirisha Dengi } 1797597fff5fSGirisha Dengi 1798597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 1799597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 1800597fff5fSGirisha Dengi { 1801597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE) 1802597fff5fSGirisha Dengi ? true : false; 1803597fff5fSGirisha Dengi 1804597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 1805597fff5fSGirisha Dengi x1, x2, x3, x4, x5, x6, (uint32_t *) &x7, 1806597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1807597fff5fSGirisha Dengi SMC_RET1(handle, status); 1808597fff5fSGirisha Dengi } 1809597fff5fSGirisha Dengi 1810597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 1811597fff5fSGirisha Dengi { 1812597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5, 1813597fff5fSGirisha Dengi x6, &mbox_error); 1814597fff5fSGirisha Dengi SMC_RET1(handle, status); 1815597fff5fSGirisha Dengi } 1816597fff5fSGirisha Dengi 1817597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 1818597fff5fSGirisha Dengi { 1819597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1, 1820597fff5fSGirisha Dengi x2, x3, x4, x5, x6, (uint32_t *) &x7, 1821597fff5fSGirisha Dengi &mbox_error); 1822597fff5fSGirisha Dengi SMC_RET1(handle, status); 1823597fff5fSGirisha Dengi } 1824597fff5fSGirisha Dengi 1825597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 1826597fff5fSGirisha Dengi { 1827597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4, 1828597fff5fSGirisha Dengi x5, x6, &mbox_error); 1829597fff5fSGirisha Dengi SMC_RET1(handle, status); 1830597fff5fSGirisha Dengi } 1831597fff5fSGirisha Dengi 1832597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 1833597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 1834597fff5fSGirisha Dengi { 1835597fff5fSGirisha Dengi bool is_final = (smc_fid == 1836597fff5fSGirisha Dengi ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ? 1837597fff5fSGirisha Dengi true : false; 1838597fff5fSGirisha Dengi 1839597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 1840597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5, x6, 1841597fff5fSGirisha Dengi (uint32_t *) &x7, x8, is_final, 1842597fff5fSGirisha Dengi &mbox_error, x9); 1843597fff5fSGirisha Dengi SMC_RET1(handle, status); 1844597fff5fSGirisha Dengi } 1845597fff5fSGirisha Dengi 1846597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT: 1847597fff5fSGirisha Dengi { 1848597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6, 1849597fff5fSGirisha Dengi &mbox_error); 1850597fff5fSGirisha Dengi SMC_RET1(handle, status); 1851597fff5fSGirisha Dengi } 1852597fff5fSGirisha Dengi 1853597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1854597fff5fSGirisha Dengi { 1855597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3, 1856597fff5fSGirisha Dengi x4, (uint32_t *) &x5, &mbox_error); 1857597fff5fSGirisha Dengi SMC_RET1(handle, status); 1858597fff5fSGirisha Dengi } 1859597fff5fSGirisha Dengi 1860597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT: 1861597fff5fSGirisha Dengi { 1862597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6, 1863597fff5fSGirisha Dengi &mbox_error); 1864597fff5fSGirisha Dengi SMC_RET1(handle, status); 1865597fff5fSGirisha Dengi } 1866597fff5fSGirisha Dengi 1867597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE: 1868597fff5fSGirisha Dengi { 1869597fff5fSGirisha Dengi uint32_t dest_size = (uint32_t)x7; 1870597fff5fSGirisha Dengi 1871597fff5fSGirisha Dengi NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n", 1872597fff5fSGirisha Dengi __func__, __LINE__, (uint32_t)x7, dest_size); 1873597fff5fSGirisha Dengi 1874597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3, 1875597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &dest_size, 1876597fff5fSGirisha Dengi &mbox_error); 1877597fff5fSGirisha Dengi SMC_RET1(handle, status); 1878597fff5fSGirisha Dengi } 1879597fff5fSGirisha Dengi 1880597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_MCTP_MSG: 1881597fff5fSGirisha Dengi { 1882597fff5fSGirisha Dengi uint32_t *src_addr = (uint32_t *)x2; 1883597fff5fSGirisha Dengi uint32_t src_size = (uint32_t)x3; 1884597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x4; 1885597fff5fSGirisha Dengi 1886597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1887597fff5fSGirisha Dengi GET_JOB_ID(x1), 1888597fff5fSGirisha Dengi MBOX_CMD_MCTP_MSG, 1889597fff5fSGirisha Dengi src_addr, 1890597fff5fSGirisha Dengi src_size / MBOX_WORD_BYTE, 1891597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1892597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1893597fff5fSGirisha Dengi dst_addr, 1894597fff5fSGirisha Dengi 2); 1895597fff5fSGirisha Dengi 1896597fff5fSGirisha Dengi SMC_RET1(handle, status); 1897597fff5fSGirisha Dengi } 1898597fff5fSGirisha Dengi 1899597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST: 1900597fff5fSGirisha Dengi { 1901597fff5fSGirisha Dengi status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6, 1902597fff5fSGirisha Dengi x7); 1903597fff5fSGirisha Dengi SMC_RET1(handle, status); 1904597fff5fSGirisha Dengi } 1905597fff5fSGirisha Dengi 1906204d5e67SSieu Mun Tang default: 1907204d5e67SSieu Mun Tang return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1908204d5e67SSieu Mun Tang cookie, handle, flags); 1909204d5e67SSieu Mun Tang } /* switch (smc_fid) */ 1910204d5e67SSieu Mun Tang } 1911204d5e67SSieu Mun Tang #endif 1912204d5e67SSieu Mun Tang 1913c76d4239SHadi Asyrafi /* 1914c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 1915c76d4239SHadi Asyrafi */ 1916c76d4239SHadi Asyrafi 1917ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 1918c76d4239SHadi Asyrafi u_register_t x1, 1919c76d4239SHadi Asyrafi u_register_t x2, 1920c76d4239SHadi Asyrafi u_register_t x3, 1921c76d4239SHadi Asyrafi u_register_t x4, 1922c76d4239SHadi Asyrafi void *cookie, 1923c76d4239SHadi Asyrafi void *handle, 1924c76d4239SHadi Asyrafi u_register_t flags) 1925c76d4239SHadi Asyrafi { 1926d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 1927d1740831SSieu Mun Tang uint32_t retval2 = 0; 192877902fcaSSieu Mun Tang uint32_t mbox_error = 0; 1929fcf906c9SBoon Khai Ng uint32_t err_states = 0; 1930fffcb25cSJit Loon Lim uint64_t retval64, rsu_respbuf[9]; 1931fffcb25cSJit Loon Lim uint32_t seu_respbuf[3]; 1932286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 1933a250c04bSSieu Mun Tang int mbox_status; 1934cfde1170SBoyan Karatotev unsigned int len_in_resp = 0; 1935c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 1936f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 1937c76d4239SHadi Asyrafi switch (smc_fid) { 1938c76d4239SHadi Asyrafi case SIP_SVC_UID: 1939c76d4239SHadi Asyrafi /* Return UID to the caller */ 1940c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 194113d33d52SHadi Asyrafi 1942c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 1943fcf906c9SBoon Khai Ng status = intel_mailbox_fpga_config_isdone(&err_states); 1944fcf906c9SBoon Khai Ng SMC_RET4(handle, status, err_states, 0, 0); 194513d33d52SHadi Asyrafi 1946c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 1947c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1948c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 1949c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 1950c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 195113d33d52SHadi Asyrafi 1952c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 1953c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 1954c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 195513d33d52SHadi Asyrafi 1956c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 1957c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 1958c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 195913d33d52SHadi Asyrafi 1960c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 1961c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 1962aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 1963aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 1964c76d4239SHadi Asyrafi case 1: 1965c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1966c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 196713d33d52SHadi Asyrafi 1968c76d4239SHadi Asyrafi case 2: 1969c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1970c76d4239SHadi Asyrafi completed_addr[0], 1971c76d4239SHadi Asyrafi completed_addr[1], 0); 197213d33d52SHadi Asyrafi 1973c76d4239SHadi Asyrafi case 3: 1974c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1975c76d4239SHadi Asyrafi completed_addr[0], 1976c76d4239SHadi Asyrafi completed_addr[1], 1977c76d4239SHadi Asyrafi completed_addr[2]); 197813d33d52SHadi Asyrafi 1979c76d4239SHadi Asyrafi case 0: 1980c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 198113d33d52SHadi Asyrafi 1982c76d4239SHadi Asyrafi default: 1983cefb37ebSTien Hock, Loh mailbox_clear_response(); 1984c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 1985c76d4239SHadi Asyrafi } 198613d33d52SHadi Asyrafi 198713d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 1988aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 1989aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 199013d33d52SHadi Asyrafi 199113d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 1992aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 1993aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 199413d33d52SHadi Asyrafi 199513d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 199613d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 1997aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 1998aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 1999c76d4239SHadi Asyrafi 2000e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 2001e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 2002e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 2003e1f97d9cSHadi Asyrafi if (status) { 2004e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2005e1f97d9cSHadi Asyrafi } else { 2006e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 2007e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 2008e1f97d9cSHadi Asyrafi } 2009e1f97d9cSHadi Asyrafi 2010e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 2011e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 2012e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2013e1f97d9cSHadi Asyrafi 2014e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 2015e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 2016e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2017e1f97d9cSHadi Asyrafi 2018e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 2019e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 2020aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 2021e1f97d9cSHadi Asyrafi if (status) { 2022e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2023e1f97d9cSHadi Asyrafi } else { 2024aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 2025e1f97d9cSHadi Asyrafi } 2026e1f97d9cSHadi Asyrafi 202744eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 202844eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 202944eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 203044eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 203144eb782eSChee Hong Ang 203244eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 203344eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 203444eb782eSChee Hong Ang SMC_RET1(handle, status); 203544eb782eSChee Hong Ang 20368fb1b484SKah Jing Lee case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO: 20378fb1b484SKah Jing Lee status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf, 20388fb1b484SKah Jing Lee ARRAY_SIZE(rsu_respbuf)); 20398fb1b484SKah Jing Lee if (status) { 20408fb1b484SKah Jing Lee SMC_RET1(handle, status); 20418fb1b484SKah Jing Lee } else { 20428fb1b484SKah Jing Lee SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1], 20438fb1b484SKah Jing Lee rsu_respbuf[2], rsu_respbuf[3]); 20448fb1b484SKah Jing Lee } 20458fb1b484SKah Jing Lee 2046984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 2047984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 2048984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 2049984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 2050984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 2051984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 2052984e236eSSieu Mun Tang 2053984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 2054984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 2055984e236eSSieu Mun Tang SMC_RET1(handle, status); 2056984e236eSSieu Mun Tang 20574c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 20584c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 20594c26957bSChee Hong Ang 20604c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 20614c26957bSChee Hong Ang rsu_max_retry = x1; 20624c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 20634c26957bSChee Hong Ang 2064c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 2065c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 2066c703d752SSieu Mun Tang SMC_RET1(handle, status); 2067c703d752SSieu Mun Tang 2068b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 2069b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 2070b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 2071b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 2072b703facaSSieu Mun Tang 2073c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 2074c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 2075c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 2076c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 20770c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 20780c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20790c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2080ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 2081ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 2082108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 20830c5d62adSHadi Asyrafi 208493a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 208593a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 208693a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 208793a5b97eSSieu Mun Tang 208802d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 208902d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 209002d3ef33SSieu Mun Tang 209102d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 209202d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 209302d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 209402d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 209502d3ef33SSieu Mun Tang } else { 209602d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 209702d3ef33SSieu Mun Tang } 209802d3ef33SSieu Mun Tang 209902d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 210002d3ef33SSieu Mun Tang 2101537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 2102537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2103537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2104537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2105537ff052SSieu Mun Tang 2106537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 2107597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 2108597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0, 0); 2109537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 2110597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 2111597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0); 2112537ff052SSieu Mun Tang } else { 2113537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 2114537ff052SSieu Mun Tang } 2115537ff052SSieu Mun Tang 2116537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 2117537ff052SSieu Mun Tang 21184837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 21194837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 21204837a640SSieu Mun Tang &mbox_error); 21214837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 21224837a640SSieu Mun Tang 212324f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 212424f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 212524f9dc8aSSieu Mun Tang &send_id); 212624f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 212724f9dc8aSSieu Mun Tang 21284837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 2129597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id); 21304837a640SSieu Mun Tang SMC_RET1(handle, status); 21314837a640SSieu Mun Tang 21324837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 21334837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 21344837a640SSieu Mun Tang SMC_RET1(handle, status); 21354837a640SSieu Mun Tang 21367facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 2137597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3, 21387facacecSSieu Mun Tang &mbox_error); 21397facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 21407facacecSSieu Mun Tang 214111f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 214211f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 214311f4f030SSieu Mun Tang SMC_RET1(handle, status); 214411f4f030SSieu Mun Tang 2145ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 2146ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 2147ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 2148ad47f142SSieu Mun Tang 2149ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 2150ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 2151ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 2152ad47f142SSieu Mun Tang 2153d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 2154d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 2155d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2156d1740831SSieu Mun Tang 2157d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 2158d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 2159d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 2160d1740831SSieu Mun Tang 2161d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 2162d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 2163d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2164d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2165d1740831SSieu Mun Tang 2166d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 2167d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 2168d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2169d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2170d1740831SSieu Mun Tang 2171581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 2172597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2, 2173581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 2174581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 2175581182c1SSieu Mun Tang 2176581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 2177597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error); 2178581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2179581182c1SSieu Mun Tang 21806dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 21816dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 21826dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 21836dc00c24SSieu Mun Tang 21846dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 21856dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 21866dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 21876dc00c24SSieu Mun Tang 2188342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 2189342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 2190342a0618SSieu Mun Tang SMC_RET1(handle, status); 2191342a0618SSieu Mun Tang 2192342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 2193342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 2194342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2195342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2196342a0618SSieu Mun Tang 2197342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 2198342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 2199342a0618SSieu Mun Tang &mbox_error); 2200342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2201342a0618SSieu Mun Tang 2202342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 2203342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 2204342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2205342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2206342a0618SSieu Mun Tang 22077e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 22087e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22097e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 22107e8249a2SSieu Mun Tang x4, x5, &mbox_error); 22117e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 22127e8249a2SSieu Mun Tang 221370a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 221470a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 221570a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2216597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 2217597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, false, 2218597fff5fSGirisha Dengi &mbox_error, 0); 221970a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 222070a7e6afSSieu Mun Tang 22217e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 22227e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22237e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2224597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 2225597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, true, 2226597fff5fSGirisha Dengi &mbox_error, 0); 22277e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22287e8249a2SSieu Mun Tang 22294687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 22304687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22314687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22324687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 22334687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 22344687021dSSieu Mun Tang &mbox_error, &send_id); 22354687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22364687021dSSieu Mun Tang 22374687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 22384687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22394687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22404687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 22414687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 22424687021dSSieu Mun Tang &mbox_error, &send_id); 22434687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22444687021dSSieu Mun Tang 2245c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 2246c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2247c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 2248c05ea296SSieu Mun Tang x4, x5, &mbox_error); 2249c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2250c05ea296SSieu Mun Tang 225170a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 225270a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 225370a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 225470a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2255597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 2256597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, false, 2257597fff5fSGirisha Dengi &mbox_error, 0); 225870a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 225970a7e6afSSieu Mun Tang 2260c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 2261c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2262c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2263c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2264597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 2265597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, true, 2266597fff5fSGirisha Dengi &mbox_error, 0); 2267c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 2268c05ea296SSieu Mun Tang 22694687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 22704687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22714687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22724687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 22734687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 22744687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 22754687021dSSieu Mun Tang false, &mbox_error, &send_id); 22764687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22774687021dSSieu Mun Tang 22784687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 22794687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22804687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22814687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 22824687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 22834687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 22844687021dSSieu Mun Tang true, &mbox_error, &send_id); 22854687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22864687021dSSieu Mun Tang 228707912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 228807912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 228907912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 229007912da1SSieu Mun Tang x4, x5, &mbox_error); 229107912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 229207912da1SSieu Mun Tang 22931d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 22941d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22951d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2296597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2297597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2298597fff5fSGirisha Dengi false, &mbox_error, 0); 22991d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23001d97dd74SSieu Mun Tang 230107912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 230207912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 230307912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2304597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2305597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2306597fff5fSGirisha Dengi true, &mbox_error, 0); 230707912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 230807912da1SSieu Mun Tang 23094687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 23104687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23114687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23124687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 23134687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 23144687021dSSieu Mun Tang &mbox_error, &send_id); 23154687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23164687021dSSieu Mun Tang 23174687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 23184687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23194687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23204687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 23214687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 23224687021dSSieu Mun Tang &mbox_error, &send_id); 23234687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23244687021dSSieu Mun Tang 232569254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 232669254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 232769254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 232869254105SSieu Mun Tang x4, x5, &mbox_error); 232969254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 233069254105SSieu Mun Tang 233169254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 233269254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 233369254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2334597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2, 2335597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, 2336597fff5fSGirisha Dengi &mbox_error); 233769254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 233869254105SSieu Mun Tang 23397e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 23407e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23417e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 23427e25eb87SSieu Mun Tang x4, x5, &mbox_error); 23437e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 23447e25eb87SSieu Mun Tang 23457e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 23467e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23477e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2348597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1, 2349597fff5fSGirisha Dengi x2, x3, x4, x5, (uint32_t *) &x6, 2350597fff5fSGirisha Dengi &mbox_error); 23517e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23527e25eb87SSieu Mun Tang 235358305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 235458305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 235558305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 235658305060SSieu Mun Tang x4, x5, &mbox_error); 235758305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 235858305060SSieu Mun Tang 23591d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 23601d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23611d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23621d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23631d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2364597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2365597fff5fSGirisha Dengi (uint32_t *) &x6, x7, false, 2366597fff5fSGirisha Dengi &mbox_error, 0); 23671d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23681d97dd74SSieu Mun Tang 23694687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 23704687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23714687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23724687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23734687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 23744687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 23754687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 23764687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23774687021dSSieu Mun Tang 23784687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 23794687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23804687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23814687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23824687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 23834687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 23844687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 23854687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23864687021dSSieu Mun Tang 238758305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 238858305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 238958305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 239058305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23911d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2392597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2393597fff5fSGirisha Dengi (uint32_t *) &x6, x7, true, 2394597fff5fSGirisha Dengi &mbox_error, 0); 239558305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 239607912da1SSieu Mun Tang 2397d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 2398d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2399d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 2400d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 2401d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2402d2fee94aSSieu Mun Tang 2403d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 2404597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize( 2405597fff5fSGirisha Dengi INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0, 2406597fff5fSGirisha Dengi x1, x2, x3, (uint32_t *) &x4, &mbox_error); 2407d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2408d2fee94aSSieu Mun Tang 240949446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 241049446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 241149446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 241249446866SSieu Mun Tang x4, x5, &mbox_error); 241349446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 241449446866SSieu Mun Tang 241549446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 241649446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 241749446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2418597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3, 241949446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 242049446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 242149446866SSieu Mun Tang 24226726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 24236726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 24246726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 24256726390eSSieu Mun Tang &mbox_error); 24266726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 24276726390eSSieu Mun Tang 2428dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 2429dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2430dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2431597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2432597fff5fSGirisha Dengi x3, x4, x5, x6, 0, false, &send_id, 0, 0); 2433dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 2434dcb144f1SSieu Mun Tang 24356726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 24366726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 24376726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2438597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2439597fff5fSGirisha Dengi x3, x4, x5, x6, 0, true, &send_id, 0, 0); 24406726390eSSieu Mun Tang SMC_RET1(handle, status); 24416726390eSSieu Mun Tang 2442ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2443ea906b9bSSieu Mun Tang case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG: 2444ea906b9bSSieu Mun Tang status = intel_smmu_hps_remapper_config(x1); 2445ea906b9bSSieu Mun Tang SMC_RET1(handle, status); 2446ea906b9bSSieu Mun Tang #endif 2447ea906b9bSSieu Mun Tang 244877902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 244977902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 245077902fcaSSieu Mun Tang &mbox_error); 245177902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 245277902fcaSSieu Mun Tang 2453f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 2454f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 2455f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 2456f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 2457f0c40b89SSieu Mun Tang 245891239f2cSJit Loon Lim case INTEL_SIP_SMC_SEU_ERR_STATUS: 245991239f2cSJit Loon Lim status = intel_sdm_seu_err_read(seu_respbuf, 246091239f2cSJit Loon Lim ARRAY_SIZE(seu_respbuf)); 246191239f2cSJit Loon Lim if (status) { 246291239f2cSJit Loon Lim SMC_RET1(handle, status); 246391239f2cSJit Loon Lim } else { 246491239f2cSJit Loon Lim SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); 246591239f2cSJit Loon Lim } 246691239f2cSJit Loon Lim 2467fffcb25cSJit Loon Lim case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR: 2468fffcb25cSJit Loon Lim status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2); 2469fffcb25cSJit Loon Lim SMC_RET1(handle, status); 2470fffcb25cSJit Loon Lim 2471d1c58d86SGirisha Dengi case INTEL_SIP_SMC_ATF_BUILD_VER: 2472d1c58d86SGirisha Dengi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, VERSION_MAJOR, 2473d1c58d86SGirisha Dengi VERSION_MINOR, VERSION_PATCH); 2474d1c58d86SGirisha Dengi 2475bdcd41ddSRabara, Niravkumar L #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2476bdcd41ddSRabara, Niravkumar L case INTEL_SIP_SMC_INJECT_IO96B_ECC_ERR: 2477bdcd41ddSRabara, Niravkumar L intel_inject_io96b_ecc_err((uint32_t *)&x1, (uint32_t)x2); 2478bdcd41ddSRabara, Niravkumar L SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 2479bdcd41ddSRabara, Niravkumar L #endif 2480bdcd41ddSRabara, Niravkumar L 2481c76d4239SHadi Asyrafi default: 2482c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 2483c76d4239SHadi Asyrafi cookie, handle, flags); 2484c76d4239SHadi Asyrafi } 2485c76d4239SHadi Asyrafi } 2486c76d4239SHadi Asyrafi 2487ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 2488ad47f142SSieu Mun Tang u_register_t x1, 2489ad47f142SSieu Mun Tang u_register_t x2, 2490ad47f142SSieu Mun Tang u_register_t x3, 2491ad47f142SSieu Mun Tang u_register_t x4, 2492ad47f142SSieu Mun Tang void *cookie, 2493ad47f142SSieu Mun Tang void *handle, 2494ad47f142SSieu Mun Tang u_register_t flags) 2495ad47f142SSieu Mun Tang { 2496ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 2497ad47f142SSieu Mun Tang 2498ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 2499ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 2500ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 2501ad47f142SSieu Mun Tang cookie, handle, flags); 2502204d5e67SSieu Mun Tang } 2503204d5e67SSieu Mun Tang #if SIP_SVC_V3 2504204d5e67SSieu Mun Tang else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) && 2505204d5e67SSieu Mun Tang (cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) { 2506204d5e67SSieu Mun Tang uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4, 2507204d5e67SSieu Mun Tang cookie, handle, flags); 2508204d5e67SSieu Mun Tang return ret; 2509204d5e67SSieu Mun Tang } 2510204d5e67SSieu Mun Tang #endif 2511204d5e67SSieu Mun Tang else { 2512ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 2513ad47f142SSieu Mun Tang cookie, handle, flags); 2514ad47f142SSieu Mun Tang } 2515ad47f142SSieu Mun Tang } 2516ad47f142SSieu Mun Tang 2517c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2518c76d4239SHadi Asyrafi socfpga_sip_svc, 2519c76d4239SHadi Asyrafi OEN_SIP_START, 2520c76d4239SHadi Asyrafi OEN_SIP_END, 2521c76d4239SHadi Asyrafi SMC_TYPE_FAST, 2522c76d4239SHadi Asyrafi NULL, 2523c76d4239SHadi Asyrafi sip_smc_handler 2524c76d4239SHadi Asyrafi ); 2525c76d4239SHadi Asyrafi 2526c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2527c76d4239SHadi Asyrafi socfpga_sip_svc_std, 2528c76d4239SHadi Asyrafi OEN_SIP_START, 2529c76d4239SHadi Asyrafi OEN_SIP_END, 2530c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 2531c76d4239SHadi Asyrafi NULL, 2532c76d4239SHadi Asyrafi sip_smc_handler 2533c76d4239SHadi Asyrafi ); 2534