xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 673afd6f8e7266900b00a7cbeb275fe1a3d69cce)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22*673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
23aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
24ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
27276a4366SSieu Mun Tang static bool bridge_disable;
28c76d4239SHadi Asyrafi 
29984e236eSSieu Mun Tang /* RSU static variables */
3044eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
31984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
32*673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
33c76d4239SHadi Asyrafi 
34c76d4239SHadi Asyrafi /*  SiP Service UUID */
35c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
36c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
37c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
38c76d4239SHadi Asyrafi 
39e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
40c76d4239SHadi Asyrafi 				   uint64_t x1,
41c76d4239SHadi Asyrafi 				   uint64_t x2,
42c76d4239SHadi Asyrafi 				   uint64_t x3,
43c76d4239SHadi Asyrafi 				   uint64_t x4,
44c76d4239SHadi Asyrafi 				   void *cookie,
45c76d4239SHadi Asyrafi 				   void *handle,
46c76d4239SHadi Asyrafi 				   uint64_t flags)
47c76d4239SHadi Asyrafi {
48c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
49c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
50c76d4239SHadi Asyrafi }
51c76d4239SHadi Asyrafi 
52c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
53c76d4239SHadi Asyrafi 
547c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
55c76d4239SHadi Asyrafi {
56ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
59c76d4239SHadi Asyrafi 		args[0] = (1<<8);
60c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
617c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
62c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
63c76d4239SHadi Asyrafi 			current_buffer++;
64c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
65581182c1SSieu Mun Tang 		} else {
66c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
67581182c1SSieu Mun Tang 		}
687c58fd4eSHadi Asyrafi 
697c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
70aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
71d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
727c58fd4eSHadi Asyrafi 
73c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
74c76d4239SHadi Asyrafi 		max_blocks--;
75c76d4239SHadi Asyrafi 	}
767c58fd4eSHadi Asyrafi 
777c58fd4eSHadi Asyrafi 	return !max_blocks;
78c76d4239SHadi Asyrafi }
79c76d4239SHadi Asyrafi 
80c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
81c76d4239SHadi Asyrafi {
82581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
837c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
84581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
857c58fd4eSHadi Asyrafi 			break;
86581182c1SSieu Mun Tang 		}
87581182c1SSieu Mun Tang 	}
88c76d4239SHadi Asyrafi 	return 0;
89c76d4239SHadi Asyrafi }
90c76d4239SHadi Asyrafi 
91*673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
92c76d4239SHadi Asyrafi {
93dfdd38c2SHadi Asyrafi 	uint32_t ret;
94dfdd38c2SHadi Asyrafi 
95*673afd6fSSieu Mun Tang 	switch (request_type) {
96*673afd6fSSieu Mun Tang 	case RECONFIGURATION:
97*673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
98*673afd6fSSieu Mun Tang 							true);
99*673afd6fSSieu Mun Tang 		break;
100*673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
101*673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
102*673afd6fSSieu Mun Tang 							false);
103*673afd6fSSieu Mun Tang 		break;
104*673afd6fSSieu Mun Tang 	default:
105*673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
106*673afd6fSSieu Mun Tang 							false);
107*673afd6fSSieu Mun Tang 		break;
10852cf9c2cSKris Chaplin 	}
1097c58fd4eSHadi Asyrafi 
110e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11152cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1127c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11352cf9c2cSKris Chaplin 		} else {
114*673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1157c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1167c58fd4eSHadi Asyrafi 		}
11752cf9c2cSKris Chaplin 	}
1187c58fd4eSHadi Asyrafi 
119*673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12011f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
121276a4366SSieu Mun Tang 		bridge_disable = false;
1229c8f3af5SHadi Asyrafi 	}
123*673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1249c8f3af5SHadi Asyrafi 
1257c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
126c76d4239SHadi Asyrafi }
127c76d4239SHadi Asyrafi 
128c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
129c76d4239SHadi Asyrafi {
130c76d4239SHadi Asyrafi 	int i;
131c76d4239SHadi Asyrafi 
132c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
133c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
134c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
135c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
136c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
137c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
138c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
139c76d4239SHadi Asyrafi 				current_block++;
140c76d4239SHadi Asyrafi 				*buffer_addr_completed =
141c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
142c76d4239SHadi Asyrafi 				return 0;
143c76d4239SHadi Asyrafi 			}
144c76d4239SHadi Asyrafi 		}
145c76d4239SHadi Asyrafi 	}
146c76d4239SHadi Asyrafi 
147c76d4239SHadi Asyrafi 	return -1;
148c76d4239SHadi Asyrafi }
149c76d4239SHadi Asyrafi 
150e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
151aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
152c76d4239SHadi Asyrafi {
153c76d4239SHadi Asyrafi 	uint32_t resp[5];
154a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
155a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
156c76d4239SHadi Asyrafi 	int all_completed = 1;
157a250c04bSSieu Mun Tang 	*count = 0;
158c76d4239SHadi Asyrafi 
159cefb37ebSTien Hock, Loh 	while (*count < 3) {
160c76d4239SHadi Asyrafi 
161a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
162a250c04bSSieu Mun Tang 				resp, &resp_len);
163c76d4239SHadi Asyrafi 
164286b96f4SSieu Mun Tang 		if (status < 0) {
165cefb37ebSTien Hock, Loh 			break;
166286b96f4SSieu Mun Tang 		}
167c76d4239SHadi Asyrafi 
168c76d4239SHadi Asyrafi 		max_blocks++;
169cefb37ebSTien Hock, Loh 
170c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
171286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
172c76d4239SHadi Asyrafi 			*count = *count + 1;
173286b96f4SSieu Mun Tang 		} else {
174c76d4239SHadi Asyrafi 			break;
175c76d4239SHadi Asyrafi 		}
176286b96f4SSieu Mun Tang 	}
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 	if (*count <= 0) {
179286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
180286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
181cefb37ebSTien Hock, Loh 			mailbox_clear_response();
182*673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
183c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
184c76d4239SHadi Asyrafi 		}
185c76d4239SHadi Asyrafi 
186c76d4239SHadi Asyrafi 		*count = 0;
187c76d4239SHadi Asyrafi 	}
188c76d4239SHadi Asyrafi 
189c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
190c76d4239SHadi Asyrafi 
191581182c1SSieu Mun Tang 	if (*count > 0) {
192c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
193581182c1SSieu Mun Tang 	} else if (*count == 0) {
194c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
195581182c1SSieu Mun Tang 	}
196c76d4239SHadi Asyrafi 
197c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
198c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
199c76d4239SHadi Asyrafi 			all_completed = 0;
200c76d4239SHadi Asyrafi 			break;
201c76d4239SHadi Asyrafi 		}
202c76d4239SHadi Asyrafi 	}
203c76d4239SHadi Asyrafi 
204581182c1SSieu Mun Tang 	if (all_completed == 1) {
205c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
206581182c1SSieu Mun Tang 	}
207c76d4239SHadi Asyrafi 
208c76d4239SHadi Asyrafi 	return status;
209c76d4239SHadi Asyrafi }
210c76d4239SHadi Asyrafi 
211276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
212c76d4239SHadi Asyrafi {
213a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
214c76d4239SHadi Asyrafi 	uint32_t response[3];
215c76d4239SHadi Asyrafi 	int status = 0;
216a250c04bSSieu Mun Tang 	unsigned int size = 0;
217a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
218c76d4239SHadi Asyrafi 
219*673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
220*673afd6fSSieu Mun Tang 
221276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
222276a4366SSieu Mun Tang 		bridge_disable = true;
223276a4366SSieu Mun Tang 	}
224276a4366SSieu Mun Tang 
225276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
226276a4366SSieu Mun Tang 		size = 1;
227276a4366SSieu Mun Tang 		bridge_disable = false;
228*673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
229ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2309c8f3af5SHadi Asyrafi 
231cefb37ebSTien Hock, Loh 	mailbox_clear_response();
232cefb37ebSTien Hock, Loh 
233a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
234a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
235cefb37ebSTien Hock, Loh 
236a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
237a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
238c76d4239SHadi Asyrafi 
239e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
240276a4366SSieu Mun Tang 		bridge_disable = false;
241*673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
242e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
244c76d4239SHadi Asyrafi 
245c76d4239SHadi Asyrafi 	max_blocks = response[0];
246c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
247c76d4239SHadi Asyrafi 
248c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
249c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
250c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
251c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
252c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
253c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
255c76d4239SHadi Asyrafi 	}
256c76d4239SHadi Asyrafi 
257c76d4239SHadi Asyrafi 	blocks_submitted = 0;
258c76d4239SHadi Asyrafi 	current_block = 0;
259cefb37ebSTien Hock, Loh 	read_block = 0;
260c76d4239SHadi Asyrafi 	current_buffer = 0;
261c76d4239SHadi Asyrafi 
262276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
263276a4366SSieu Mun Tang 	if (bridge_disable) {
26411f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2659c8f3af5SHadi Asyrafi 	}
2669c8f3af5SHadi Asyrafi 
267e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
268c76d4239SHadi Asyrafi }
269c76d4239SHadi Asyrafi 
2707c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2717c58fd4eSHadi Asyrafi {
272581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
273581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2747c58fd4eSHadi Asyrafi 			return false;
275581182c1SSieu Mun Tang 		}
276581182c1SSieu Mun Tang 	}
2777c58fd4eSHadi Asyrafi 	return true;
2787c58fd4eSHadi Asyrafi }
2797c58fd4eSHadi Asyrafi 
280aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2817c58fd4eSHadi Asyrafi {
28212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
285581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2867c58fd4eSHadi Asyrafi 		return false;
287581182c1SSieu Mun Tang 	}
288581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
290581182c1SSieu Mun Tang 	}
291581182c1SSieu Mun Tang 	if (addr + size > DRAM_BASE + DRAM_SIZE) {
2921a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
293581182c1SSieu Mun Tang 	}
2941a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2967c58fd4eSHadi Asyrafi }
297c76d4239SHadi Asyrafi 
298e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
299c76d4239SHadi Asyrafi {
3007c58fd4eSHadi Asyrafi 	int i;
301c76d4239SHadi Asyrafi 
3027c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
303c76d4239SHadi Asyrafi 
3041a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
305ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3067c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
307ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
308c76d4239SHadi Asyrafi 
309c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3107c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3117c58fd4eSHadi Asyrafi 
3127c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3137c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3147c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3157c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3167c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3177c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
318c76d4239SHadi Asyrafi 				blocks_submitted++;
3197c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
320c76d4239SHadi Asyrafi 			break;
321c76d4239SHadi Asyrafi 		}
322c76d4239SHadi Asyrafi 	}
323c76d4239SHadi Asyrafi 
324ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3257c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
326ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
327c76d4239SHadi Asyrafi 
3287c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
329c76d4239SHadi Asyrafi }
330c76d4239SHadi Asyrafi 
33113d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
33213d33d52SHadi Asyrafi {
3337e954dfcSSiew Chin Lim #if DEBUG
3347e954dfcSSiew Chin Lim 	return 0;
3357e954dfcSSiew Chin Lim #endif
3367e954dfcSSiew Chin Lim 
33713d33d52SHadi Asyrafi 	switch (reg_addr) {
33813d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
33913d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
34013d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
34113d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
34213d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
34313d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
34413d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
34513d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
34613d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
34713d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
34813d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
34913d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
35013d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
35113d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
35213d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
35313d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
35413d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
35513d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
35613d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
35713d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
35813d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
35913d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
36013d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
36113d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
36213d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
36313d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
36413d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
36513d33d52SHadi Asyrafi 		return 0;
36613d33d52SHadi Asyrafi 
36713d33d52SHadi Asyrafi 	default:
36813d33d52SHadi Asyrafi 		break;
36913d33d52SHadi Asyrafi 	}
37013d33d52SHadi Asyrafi 
37113d33d52SHadi Asyrafi 	return -1;
37213d33d52SHadi Asyrafi }
37313d33d52SHadi Asyrafi 
37413d33d52SHadi Asyrafi /* Secure register access */
37513d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
37613d33d52SHadi Asyrafi {
377581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
37813d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
379581182c1SSieu Mun Tang 	}
38013d33d52SHadi Asyrafi 
38113d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
38213d33d52SHadi Asyrafi 
38313d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
38413d33d52SHadi Asyrafi }
38513d33d52SHadi Asyrafi 
38613d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
38713d33d52SHadi Asyrafi 				uint32_t *retval)
38813d33d52SHadi Asyrafi {
389581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
39013d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
391581182c1SSieu Mun Tang 	}
39213d33d52SHadi Asyrafi 
39313d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
39413d33d52SHadi Asyrafi 
39513d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
39613d33d52SHadi Asyrafi }
39713d33d52SHadi Asyrafi 
39813d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
39913d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
40013d33d52SHadi Asyrafi {
40113d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
40213d33d52SHadi Asyrafi 		*retval &= ~mask;
403c9c07099SSiew Chin Lim 		*retval |= val & mask;
40413d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
40513d33d52SHadi Asyrafi 	}
40613d33d52SHadi Asyrafi 
40713d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
40813d33d52SHadi Asyrafi }
40913d33d52SHadi Asyrafi 
410e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
411e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
412e1f97d9cSHadi Asyrafi 
413d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
414e1f97d9cSHadi Asyrafi {
415581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
416960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
417581182c1SSieu Mun Tang 	}
418e1f97d9cSHadi Asyrafi 
419e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
420e1f97d9cSHadi Asyrafi }
421e1f97d9cSHadi Asyrafi 
422e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
423e1f97d9cSHadi Asyrafi {
424e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
425e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
426e1f97d9cSHadi Asyrafi }
427e1f97d9cSHadi Asyrafi 
428ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
429e1f97d9cSHadi Asyrafi {
430581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
431960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
432581182c1SSieu Mun Tang 	}
433e1f97d9cSHadi Asyrafi 
434e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
435e1f97d9cSHadi Asyrafi }
436e1f97d9cSHadi Asyrafi 
437e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
438e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
439e1f97d9cSHadi Asyrafi {
440581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
441960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
442581182c1SSieu Mun Tang 	}
443e1f97d9cSHadi Asyrafi 
444e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
445e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
446e1f97d9cSHadi Asyrafi }
447e1f97d9cSHadi Asyrafi 
44844eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
44944eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
45044eb782eSChee Hong Ang {
45144eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
45244eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
45344eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
45444eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
45544eb782eSChee Hong Ang 
45644eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
45744eb782eSChee Hong Ang }
45844eb782eSChee Hong Ang 
459984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
460984e236eSSieu Mun Tang {
461984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
462984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
463984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
464984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
465984e236eSSieu Mun Tang 
466984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
467984e236eSSieu Mun Tang }
468984e236eSSieu Mun Tang 
46952cf9c2cSKris Chaplin /* Intel HWMON services */
47052cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
47152cf9c2cSKris Chaplin {
47252cf9c2cSKris Chaplin 	if (chan > TEMP_CHANNEL_MAX) {
47352cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
47452cf9c2cSKris Chaplin 	}
47552cf9c2cSKris Chaplin 
47652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
47752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
47852cf9c2cSKris Chaplin 	}
47952cf9c2cSKris Chaplin 
48052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
48152cf9c2cSKris Chaplin }
48252cf9c2cSKris Chaplin 
48352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
48452cf9c2cSKris Chaplin {
48552cf9c2cSKris Chaplin 	if (chan > VOLT_CHANNEL_MAX) {
48652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
48752cf9c2cSKris Chaplin 	}
48852cf9c2cSKris Chaplin 
48952cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
49052cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
49152cf9c2cSKris Chaplin 	}
49252cf9c2cSKris Chaplin 
49352cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
49452cf9c2cSKris Chaplin }
49552cf9c2cSKris Chaplin 
4960c5d62adSHadi Asyrafi /* Mailbox services */
497c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
498c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
499c026dfe3SSieu Mun Tang 	int status;
500c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
501c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
502c026dfe3SSieu Mun Tang 
503c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
504c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
505c026dfe3SSieu Mun Tang 
506c026dfe3SSieu Mun Tang 	if (status < 0) {
507c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
508c026dfe3SSieu Mun Tang 	}
509c026dfe3SSieu Mun Tang 
510c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
511c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
512c026dfe3SSieu Mun Tang 	}
513c026dfe3SSieu Mun Tang 
514c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
515c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
516c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
517c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
518c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
519a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
520ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
521a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
522a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5230c5d62adSHadi Asyrafi {
5241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
525651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5261a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
527581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5281a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
529581182c1SSieu Mun Tang 	}
5301a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5310c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
532ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
5330c5d62adSHadi Asyrafi 
5340c5d62adSHadi Asyrafi 	if (status < 0) {
5350c5d62adSHadi Asyrafi 		*mbox_status = -status;
5360c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5370c5d62adSHadi Asyrafi 	}
5380c5d62adSHadi Asyrafi 
5390c5d62adSHadi Asyrafi 	*mbox_status = 0;
540a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
541ac097fdfSSieu Mun Tang 
542ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
543ac097fdfSSieu Mun Tang 
5440c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5450c5d62adSHadi Asyrafi }
5460c5d62adSHadi Asyrafi 
54793a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
54893a5b97eSSieu Mun Tang {
54993a5b97eSSieu Mun Tang 	int status;
55093a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
55193a5b97eSSieu Mun Tang 
55293a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
55393a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
55493a5b97eSSieu Mun Tang 
55593a5b97eSSieu Mun Tang 	if (status < 0) {
55693a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
55793a5b97eSSieu Mun Tang 	}
55893a5b97eSSieu Mun Tang 
55993a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
56093a5b97eSSieu Mun Tang }
56193a5b97eSSieu Mun Tang 
5624837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
5634837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
5644837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
5654837a640SSieu Mun Tang {
5664837a640SSieu Mun Tang 	int status = 0;
5674837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
5684837a640SSieu Mun Tang 
5694837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
5704837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5714837a640SSieu Mun Tang 	}
5724837a640SSieu Mun Tang 
5734837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
5744837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5754837a640SSieu Mun Tang 	}
5764837a640SSieu Mun Tang 
5774837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
5784837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
5794837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
5804837a640SSieu Mun Tang 	} else {
5814837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
5824837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
5834837a640SSieu Mun Tang 
5844837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
5854837a640SSieu Mun Tang 			status = MBOX_BUSY;
5864837a640SSieu Mun Tang 		}
5874837a640SSieu Mun Tang 	}
5884837a640SSieu Mun Tang 
5894837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
5904837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
5914837a640SSieu Mun Tang 	}
5924837a640SSieu Mun Tang 
5934837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
5944837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
5954837a640SSieu Mun Tang 	}
5964837a640SSieu Mun Tang 
5974837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
5984837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
5994837a640SSieu Mun Tang 
6004837a640SSieu Mun Tang 	if (status != MBOX_RET_OK) {
6014837a640SSieu Mun Tang 		*mbox_error = -status;
6024837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6034837a640SSieu Mun Tang 	}
6044837a640SSieu Mun Tang 
6054837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6064837a640SSieu Mun Tang }
6074837a640SSieu Mun Tang 
608b703facaSSieu Mun Tang /* Miscellaneous HPS services */
609b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
610b703facaSSieu Mun Tang {
611b703facaSSieu Mun Tang 	int status = 0;
612b703facaSSieu Mun Tang 
613ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
614ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
615b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
616b703facaSSieu Mun Tang 		} else {
617b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
618b703facaSSieu Mun Tang 		}
619b703facaSSieu Mun Tang 	} else {
620ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
621b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
622b703facaSSieu Mun Tang 		} else {
623b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
624b703facaSSieu Mun Tang 		}
625b703facaSSieu Mun Tang 	}
626b703facaSSieu Mun Tang 
627b703facaSSieu Mun Tang 	if (status < 0) {
628b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
629b703facaSSieu Mun Tang 	}
630b703facaSSieu Mun Tang 
631b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
632b703facaSSieu Mun Tang }
633b703facaSSieu Mun Tang 
634c76d4239SHadi Asyrafi /*
635c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
636c76d4239SHadi Asyrafi  */
637c76d4239SHadi Asyrafi 
638ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
639c76d4239SHadi Asyrafi 			 u_register_t x1,
640c76d4239SHadi Asyrafi 			 u_register_t x2,
641c76d4239SHadi Asyrafi 			 u_register_t x3,
642c76d4239SHadi Asyrafi 			 u_register_t x4,
643c76d4239SHadi Asyrafi 			 void *cookie,
644c76d4239SHadi Asyrafi 			 void *handle,
645c76d4239SHadi Asyrafi 			 u_register_t flags)
646c76d4239SHadi Asyrafi {
647d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
648d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
64977902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
65077902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
651286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
652a250c04bSSieu Mun Tang 	int mbox_status;
653a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
654c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
655f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
656c76d4239SHadi Asyrafi 	switch (smc_fid) {
657c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
658c76d4239SHadi Asyrafi 		/* Return UID to the caller */
659c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
66013d33d52SHadi Asyrafi 
661c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
662*673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
663c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
66413d33d52SHadi Asyrafi 
665c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
666c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
667c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
668c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
669c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
67013d33d52SHadi Asyrafi 
671c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
672c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
673c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
67413d33d52SHadi Asyrafi 
675c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
676c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
677c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
67813d33d52SHadi Asyrafi 
679c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
680c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
681aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
682aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
683c76d4239SHadi Asyrafi 		case 1:
684c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
685c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
68613d33d52SHadi Asyrafi 
687c76d4239SHadi Asyrafi 		case 2:
688c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
689c76d4239SHadi Asyrafi 				completed_addr[0],
690c76d4239SHadi Asyrafi 				completed_addr[1], 0);
69113d33d52SHadi Asyrafi 
692c76d4239SHadi Asyrafi 		case 3:
693c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
694c76d4239SHadi Asyrafi 				completed_addr[0],
695c76d4239SHadi Asyrafi 				completed_addr[1],
696c76d4239SHadi Asyrafi 				completed_addr[2]);
69713d33d52SHadi Asyrafi 
698c76d4239SHadi Asyrafi 		case 0:
699c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
70013d33d52SHadi Asyrafi 
701c76d4239SHadi Asyrafi 		default:
702cefb37ebSTien Hock, Loh 			mailbox_clear_response();
703c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
704c76d4239SHadi Asyrafi 		}
70513d33d52SHadi Asyrafi 
70613d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
707aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
708aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
70913d33d52SHadi Asyrafi 
71013d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
711aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
712aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
71313d33d52SHadi Asyrafi 
71413d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
71513d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
716aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
717aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
718c76d4239SHadi Asyrafi 
719e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
720e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
721e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
722e1f97d9cSHadi Asyrafi 		if (status) {
723e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
724e1f97d9cSHadi Asyrafi 		} else {
725e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
726e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
727e1f97d9cSHadi Asyrafi 		}
728e1f97d9cSHadi Asyrafi 
729e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
730e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
731e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
732e1f97d9cSHadi Asyrafi 
733e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
734e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
735e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
736e1f97d9cSHadi Asyrafi 
737e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
738e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
739aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
740e1f97d9cSHadi Asyrafi 		if (status) {
741e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
742e1f97d9cSHadi Asyrafi 		} else {
743aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
744e1f97d9cSHadi Asyrafi 		}
745e1f97d9cSHadi Asyrafi 
74644eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
74744eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
74844eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
74944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
75044eb782eSChee Hong Ang 
75144eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
75244eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
75344eb782eSChee Hong Ang 		SMC_RET1(handle, status);
75444eb782eSChee Hong Ang 
755984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
756984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
757984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
758984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
759984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
760984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
761984e236eSSieu Mun Tang 
762984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
763984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
764984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
765984e236eSSieu Mun Tang 
7664c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
7674c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
7684c26957bSChee Hong Ang 
7694c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
7704c26957bSChee Hong Ang 		rsu_max_retry = x1;
7714c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
7724c26957bSChee Hong Ang 
773c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
774c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
775c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
776c703d752SSieu Mun Tang 
777b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
778b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
779b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
780b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
781b703facaSSieu Mun Tang 
782c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
783c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
784c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
785c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
7860c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
7870c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
7880c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
789ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
790ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
791108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
7920c5d62adSHadi Asyrafi 
79393a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
79493a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
79593a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
79693a5b97eSSieu Mun Tang 
79702d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
79802d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
79902d3ef33SSieu Mun Tang 
80002d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
80102d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
80202d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
80302d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
80402d3ef33SSieu Mun Tang 		} else {
80502d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
80602d3ef33SSieu Mun Tang 		}
80702d3ef33SSieu Mun Tang 
80802d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
80902d3ef33SSieu Mun Tang 
810537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
811537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
812537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
813537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
814537ff052SSieu Mun Tang 
815537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
816537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
817537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
818537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
819537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
820537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
821537ff052SSieu Mun Tang 		} else {
822537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
823537ff052SSieu Mun Tang 		}
824537ff052SSieu Mun Tang 
825537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
826537ff052SSieu Mun Tang 
8274837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
8284837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
8294837a640SSieu Mun Tang 							&mbox_error);
8304837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
8314837a640SSieu Mun Tang 
83224f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
83324f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
83424f9dc8aSSieu Mun Tang 							&send_id);
83524f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
83624f9dc8aSSieu Mun Tang 
8374837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
8384837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
8394837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8404837a640SSieu Mun Tang 
8414837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
8424837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
8434837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8444837a640SSieu Mun Tang 
8457facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
8467facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
8477facacecSSieu Mun Tang 							&mbox_error);
8487facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8497facacecSSieu Mun Tang 
85011f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
85111f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
85211f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
85311f4f030SSieu Mun Tang 
854ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
855ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
856ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
857ad47f142SSieu Mun Tang 
858ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
859ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
860ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
861ad47f142SSieu Mun Tang 
862d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
863d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
864d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
865d1740831SSieu Mun Tang 
866d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
867d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
868d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
869d1740831SSieu Mun Tang 
870d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
871d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
872d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
873d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
874d1740831SSieu Mun Tang 
875d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
876d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
877d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
878d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
879d1740831SSieu Mun Tang 
880581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
881581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
882581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
883581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
884581182c1SSieu Mun Tang 
885581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
886581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
887581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
888581182c1SSieu Mun Tang 
8896dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
8906dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
8916dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
8926dc00c24SSieu Mun Tang 
8936dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
8946dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
8956dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8966dc00c24SSieu Mun Tang 
897342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
898342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
899342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
900342a0618SSieu Mun Tang 
901342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
902342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
903342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
904342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
905342a0618SSieu Mun Tang 
906342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
907342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
908342a0618SSieu Mun Tang 					&mbox_error);
909342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
910342a0618SSieu Mun Tang 
911342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
912342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
913342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
914342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
915342a0618SSieu Mun Tang 
9167e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
9177e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9187e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
9197e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
9207e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9217e8249a2SSieu Mun Tang 
92270a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
92370a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
92470a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
92570a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
92670a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
92770a7e6afSSieu Mun Tang 					&mbox_error);
92870a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
92970a7e6afSSieu Mun Tang 
9307e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
9317e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9327e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
93370a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
93470a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
93570a7e6afSSieu Mun Tang 					&mbox_error);
9367e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9377e8249a2SSieu Mun Tang 
938c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
939c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
940c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
941c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
942c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
943c05ea296SSieu Mun Tang 
94470a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
94570a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
94670a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
94770a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
94870a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
94970a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
95070a7e6afSSieu Mun Tang 					false, &mbox_error);
95170a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
95270a7e6afSSieu Mun Tang 
953c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
954c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
955c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
956c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
95770a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
95870a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
95970a7e6afSSieu Mun Tang 					true, &mbox_error);
960c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
961c05ea296SSieu Mun Tang 
96207912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
96307912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
96407912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
96507912da1SSieu Mun Tang 					x4, x5, &mbox_error);
96607912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
96707912da1SSieu Mun Tang 
9681d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
9691d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9701d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9711d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
9721d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
9731d97dd74SSieu Mun Tang 					&mbox_error);
9741d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9751d97dd74SSieu Mun Tang 
97607912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
97707912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
97807912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9791d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
9801d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
9811d97dd74SSieu Mun Tang 					&mbox_error);
98207912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
98307912da1SSieu Mun Tang 
98469254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
98569254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98669254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
98769254105SSieu Mun Tang 					x4, x5, &mbox_error);
98869254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
98969254105SSieu Mun Tang 
99069254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
99169254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
99269254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
99369254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
99469254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
99569254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
99669254105SSieu Mun Tang 
9977e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
9987e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9997e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
10007e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
10017e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10027e25eb87SSieu Mun Tang 
10037e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
10047e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10057e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10067e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
10077e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
10087e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10097e25eb87SSieu Mun Tang 
101058305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
101158305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
101258305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
101358305060SSieu Mun Tang 					x4, x5, &mbox_error);
101458305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
101558305060SSieu Mun Tang 
10161d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
10171d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10181d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10191d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10201d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
10211d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
10221d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
10231d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10241d97dd74SSieu Mun Tang 
102558305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
102658305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
102758305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
102858305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10291d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
10301d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
10311d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
103258305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
103307912da1SSieu Mun Tang 
1034d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1035d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1036d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1037d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1038d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1039d2fee94aSSieu Mun Tang 
1040d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1041d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1042d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1043d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1044d2fee94aSSieu Mun Tang 
104549446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
104649446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
104749446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
104849446866SSieu Mun Tang 					x4, x5, &mbox_error);
104949446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
105049446866SSieu Mun Tang 
105149446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
105249446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
105349446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
105449446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
105549446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
105649446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
105749446866SSieu Mun Tang 
10586726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
10596726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10606726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
10616726390eSSieu Mun Tang 					&mbox_error);
10626726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10636726390eSSieu Mun Tang 
1064dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1065dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1066dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1067dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1068dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1069dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1070dcb144f1SSieu Mun Tang 
10716726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
10726726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10736726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1074dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1075dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
10766726390eSSieu Mun Tang 		SMC_RET1(handle, status);
10776726390eSSieu Mun Tang 
107877902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
107977902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
108077902fcaSSieu Mun Tang 							&mbox_error);
108177902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
108277902fcaSSieu Mun Tang 
1083f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1084f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1085f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1086f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1087f0c40b89SSieu Mun Tang 
1088c76d4239SHadi Asyrafi 	default:
1089c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1090c76d4239SHadi Asyrafi 			cookie, handle, flags);
1091c76d4239SHadi Asyrafi 	}
1092c76d4239SHadi Asyrafi }
1093c76d4239SHadi Asyrafi 
1094ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1095ad47f142SSieu Mun Tang 			 u_register_t x1,
1096ad47f142SSieu Mun Tang 			 u_register_t x2,
1097ad47f142SSieu Mun Tang 			 u_register_t x3,
1098ad47f142SSieu Mun Tang 			 u_register_t x4,
1099ad47f142SSieu Mun Tang 			 void *cookie,
1100ad47f142SSieu Mun Tang 			 void *handle,
1101ad47f142SSieu Mun Tang 			 u_register_t flags)
1102ad47f142SSieu Mun Tang {
1103ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1104ad47f142SSieu Mun Tang 
1105ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1106ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1107ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1108ad47f142SSieu Mun Tang 			cookie, handle, flags);
1109ad47f142SSieu Mun Tang 	} else {
1110ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1111ad47f142SSieu Mun Tang 			cookie, handle, flags);
1112ad47f142SSieu Mun Tang 	}
1113ad47f142SSieu Mun Tang }
1114ad47f142SSieu Mun Tang 
1115c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1116c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1117c76d4239SHadi Asyrafi 	OEN_SIP_START,
1118c76d4239SHadi Asyrafi 	OEN_SIP_END,
1119c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1120c76d4239SHadi Asyrafi 	NULL,
1121c76d4239SHadi Asyrafi 	sip_smc_handler
1122c76d4239SHadi Asyrafi );
1123c76d4239SHadi Asyrafi 
1124c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1125c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1126c76d4239SHadi Asyrafi 	OEN_SIP_START,
1127c76d4239SHadi Asyrafi 	OEN_SIP_END,
1128c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1129c76d4239SHadi Asyrafi 	NULL,
1130c76d4239SHadi Asyrafi 	sip_smc_handler
1131c76d4239SHadi Asyrafi );
1132