xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 651841f20110ce6fac650e3ac47b0a9cce18e6f3)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
26276a4366SSieu Mun Tang static bool bridge_disable;
27c76d4239SHadi Asyrafi 
28984e236eSSieu Mun Tang /* RSU static variables */
2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
3044eb782eSChee Hong Ang 
314c26957bSChee Hong Ang /* RSU Max Retry */
324c26957bSChee Hong Ang static uint32_t rsu_max_retry;
33984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
667c58fd4eSHadi Asyrafi 		} else
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
687c58fd4eSHadi Asyrafi 
697c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
70aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
71d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
727c58fd4eSHadi Asyrafi 
73c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
74c76d4239SHadi Asyrafi 		max_blocks--;
75c76d4239SHadi Asyrafi 	}
767c58fd4eSHadi Asyrafi 
777c58fd4eSHadi Asyrafi 	return !max_blocks;
78c76d4239SHadi Asyrafi }
79c76d4239SHadi Asyrafi 
80c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
81c76d4239SHadi Asyrafi {
827c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
837c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
847c58fd4eSHadi Asyrafi 			&fpga_config_buffers[current_buffer]))
857c58fd4eSHadi Asyrafi 			break;
86c76d4239SHadi Asyrafi 	return 0;
87c76d4239SHadi Asyrafi }
88c76d4239SHadi Asyrafi 
89dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
90c76d4239SHadi Asyrafi {
91dfdd38c2SHadi Asyrafi 	uint32_t ret;
92dfdd38c2SHadi Asyrafi 
9352cf9c2cSKris Chaplin 	if (query_type == 1U) {
94a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
9552cf9c2cSKris Chaplin 	} else {
96a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
9752cf9c2cSKris Chaplin 	}
987c58fd4eSHadi Asyrafi 
99e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
10052cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1017c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
10252cf9c2cSKris Chaplin 		} else {
1037c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1047c58fd4eSHadi Asyrafi 		}
10552cf9c2cSKris Chaplin 	}
1067c58fd4eSHadi Asyrafi 
107276a4366SSieu Mun Tang 	if (bridge_disable) {
10811f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
109276a4366SSieu Mun Tang 		bridge_disable = false;
1109c8f3af5SHadi Asyrafi 	}
1119c8f3af5SHadi Asyrafi 
1127c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
113c76d4239SHadi Asyrafi }
114c76d4239SHadi Asyrafi 
115c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
116c76d4239SHadi Asyrafi {
117c76d4239SHadi Asyrafi 	int i;
118c76d4239SHadi Asyrafi 
119c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
120c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
121c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
122c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
123c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
124c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
125c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
126c76d4239SHadi Asyrafi 				current_block++;
127c76d4239SHadi Asyrafi 				*buffer_addr_completed =
128c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
129c76d4239SHadi Asyrafi 				return 0;
130c76d4239SHadi Asyrafi 			}
131c76d4239SHadi Asyrafi 		}
132c76d4239SHadi Asyrafi 	}
133c76d4239SHadi Asyrafi 
134c76d4239SHadi Asyrafi 	return -1;
135c76d4239SHadi Asyrafi }
136c76d4239SHadi Asyrafi 
137e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
138aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
139c76d4239SHadi Asyrafi {
140c76d4239SHadi Asyrafi 	uint32_t resp[5];
141a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
142a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
143c76d4239SHadi Asyrafi 	int all_completed = 1;
144a250c04bSSieu Mun Tang 	*count = 0;
145c76d4239SHadi Asyrafi 
146cefb37ebSTien Hock, Loh 	while (*count < 3) {
147c76d4239SHadi Asyrafi 
148a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
149a250c04bSSieu Mun Tang 				resp, &resp_len);
150c76d4239SHadi Asyrafi 
151286b96f4SSieu Mun Tang 		if (status < 0) {
152cefb37ebSTien Hock, Loh 			break;
153286b96f4SSieu Mun Tang 		}
154c76d4239SHadi Asyrafi 
155c76d4239SHadi Asyrafi 		max_blocks++;
156cefb37ebSTien Hock, Loh 
157c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
158286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
159c76d4239SHadi Asyrafi 			*count = *count + 1;
160286b96f4SSieu Mun Tang 		} else {
161c76d4239SHadi Asyrafi 			break;
162c76d4239SHadi Asyrafi 		}
163286b96f4SSieu Mun Tang 	}
164c76d4239SHadi Asyrafi 
165c76d4239SHadi Asyrafi 	if (*count <= 0) {
166286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
167286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
168cefb37ebSTien Hock, Loh 			mailbox_clear_response();
169c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
170c76d4239SHadi Asyrafi 		}
171c76d4239SHadi Asyrafi 
172c76d4239SHadi Asyrafi 		*count = 0;
173c76d4239SHadi Asyrafi 	}
174c76d4239SHadi Asyrafi 
175c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
176c76d4239SHadi Asyrafi 
177c76d4239SHadi Asyrafi 	if (*count > 0)
178c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
179c76d4239SHadi Asyrafi 	else if (*count == 0)
180c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
181c76d4239SHadi Asyrafi 
182c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
183c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
184c76d4239SHadi Asyrafi 			all_completed = 0;
185c76d4239SHadi Asyrafi 			break;
186c76d4239SHadi Asyrafi 		}
187c76d4239SHadi Asyrafi 	}
188c76d4239SHadi Asyrafi 
189c76d4239SHadi Asyrafi 	if (all_completed == 1)
190c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
191c76d4239SHadi Asyrafi 
192c76d4239SHadi Asyrafi 	return status;
193c76d4239SHadi Asyrafi }
194c76d4239SHadi Asyrafi 
195276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
196c76d4239SHadi Asyrafi {
197a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
198c76d4239SHadi Asyrafi 	uint32_t response[3];
199c76d4239SHadi Asyrafi 	int status = 0;
200a250c04bSSieu Mun Tang 	unsigned int size = 0;
201a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
202c76d4239SHadi Asyrafi 
203276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
204276a4366SSieu Mun Tang 		bridge_disable = true;
205276a4366SSieu Mun Tang 	}
206276a4366SSieu Mun Tang 
207276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
208276a4366SSieu Mun Tang 		size = 1;
209276a4366SSieu Mun Tang 		bridge_disable = false;
210ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2119c8f3af5SHadi Asyrafi 
212cefb37ebSTien Hock, Loh 	mailbox_clear_response();
213cefb37ebSTien Hock, Loh 
214a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
215a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
216cefb37ebSTien Hock, Loh 
217a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
218a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
219c76d4239SHadi Asyrafi 
220e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
221276a4366SSieu Mun Tang 		bridge_disable = false;
222e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
223e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
224c76d4239SHadi Asyrafi 
225c76d4239SHadi Asyrafi 	max_blocks = response[0];
226c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
227c76d4239SHadi Asyrafi 
228c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
229c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
230c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
231c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
232c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
233c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
234c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
235c76d4239SHadi Asyrafi 	}
236c76d4239SHadi Asyrafi 
237c76d4239SHadi Asyrafi 	blocks_submitted = 0;
238c76d4239SHadi Asyrafi 	current_block = 0;
239cefb37ebSTien Hock, Loh 	read_block = 0;
240c76d4239SHadi Asyrafi 	current_buffer = 0;
241c76d4239SHadi Asyrafi 
242276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
243276a4366SSieu Mun Tang 	if (bridge_disable) {
24411f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2459c8f3af5SHadi Asyrafi 	}
2469c8f3af5SHadi Asyrafi 
247e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
248c76d4239SHadi Asyrafi }
249c76d4239SHadi Asyrafi 
2507c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2517c58fd4eSHadi Asyrafi {
2527c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
2537c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested)
2547c58fd4eSHadi Asyrafi 			return false;
2557c58fd4eSHadi Asyrafi 	return true;
2567c58fd4eSHadi Asyrafi }
2577c58fd4eSHadi Asyrafi 
258aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2597c58fd4eSHadi Asyrafi {
26012d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
26112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
26212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
2631a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (size > (UINT64_MAX - addr))
2647c58fd4eSHadi Asyrafi 		return false;
265a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (addr < BL31_LIMIT)
2661a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2671a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (addr + size > DRAM_BASE + DRAM_SIZE)
2681a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2691a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2701a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2717c58fd4eSHadi Asyrafi }
272c76d4239SHadi Asyrafi 
273e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
274c76d4239SHadi Asyrafi {
2757c58fd4eSHadi Asyrafi 	int i;
276c76d4239SHadi Asyrafi 
2777c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
278c76d4239SHadi Asyrafi 
2791a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
280ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
2817c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
282ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
283c76d4239SHadi Asyrafi 
284c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2857c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2867c58fd4eSHadi Asyrafi 
2877c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2887c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2897c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
2907c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
2917c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
2927c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
293c76d4239SHadi Asyrafi 				blocks_submitted++;
2947c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
295c76d4239SHadi Asyrafi 			break;
296c76d4239SHadi Asyrafi 		}
297c76d4239SHadi Asyrafi 	}
298c76d4239SHadi Asyrafi 
299ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3007c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
301ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
302c76d4239SHadi Asyrafi 
3037c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
304c76d4239SHadi Asyrafi }
305c76d4239SHadi Asyrafi 
30613d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
30713d33d52SHadi Asyrafi {
3087e954dfcSSiew Chin Lim #if DEBUG
3097e954dfcSSiew Chin Lim 	return 0;
3107e954dfcSSiew Chin Lim #endif
3117e954dfcSSiew Chin Lim 
31213d33d52SHadi Asyrafi 	switch (reg_addr) {
31313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
31413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
31513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
31613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
31713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
31813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
31913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
32013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
32113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
32213d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
32313d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
32413d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
32513d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
32613d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
32713d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
32813d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
32913d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
33013d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
33113d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
33213d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
33313d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
33413d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
33513d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
33613d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
33713d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
33813d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
33913d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
34013d33d52SHadi Asyrafi 		return 0;
34113d33d52SHadi Asyrafi 
34213d33d52SHadi Asyrafi 	default:
34313d33d52SHadi Asyrafi 		break;
34413d33d52SHadi Asyrafi 	}
34513d33d52SHadi Asyrafi 
34613d33d52SHadi Asyrafi 	return -1;
34713d33d52SHadi Asyrafi }
34813d33d52SHadi Asyrafi 
34913d33d52SHadi Asyrafi /* Secure register access */
35013d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
35113d33d52SHadi Asyrafi {
35213d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
35313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
35413d33d52SHadi Asyrafi 
35513d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
35613d33d52SHadi Asyrafi 
35713d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
35813d33d52SHadi Asyrafi }
35913d33d52SHadi Asyrafi 
36013d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
36113d33d52SHadi Asyrafi 				uint32_t *retval)
36213d33d52SHadi Asyrafi {
36313d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
36413d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
36513d33d52SHadi Asyrafi 
36613d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
36713d33d52SHadi Asyrafi 
36813d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
36913d33d52SHadi Asyrafi }
37013d33d52SHadi Asyrafi 
37113d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
37213d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
37313d33d52SHadi Asyrafi {
37413d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
37513d33d52SHadi Asyrafi 		*retval &= ~mask;
376c9c07099SSiew Chin Lim 		*retval |= val & mask;
37713d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
37813d33d52SHadi Asyrafi 	}
37913d33d52SHadi Asyrafi 
38013d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
38113d33d52SHadi Asyrafi }
38213d33d52SHadi Asyrafi 
383e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
384e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
385e1f97d9cSHadi Asyrafi 
386d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
387e1f97d9cSHadi Asyrafi {
388e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
389960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
390e1f97d9cSHadi Asyrafi 
391e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
392e1f97d9cSHadi Asyrafi }
393e1f97d9cSHadi Asyrafi 
394e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
395e1f97d9cSHadi Asyrafi {
396e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
397e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
398e1f97d9cSHadi Asyrafi }
399e1f97d9cSHadi Asyrafi 
400ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
401e1f97d9cSHadi Asyrafi {
402a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (mailbox_hps_stage_notify(execution_stage) < 0)
403960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
404e1f97d9cSHadi Asyrafi 
405e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
406e1f97d9cSHadi Asyrafi }
407e1f97d9cSHadi Asyrafi 
408e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
409e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
410e1f97d9cSHadi Asyrafi {
411e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
412960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
413e1f97d9cSHadi Asyrafi 
414e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
415e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
416e1f97d9cSHadi Asyrafi }
417e1f97d9cSHadi Asyrafi 
41844eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
41944eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
42044eb782eSChee Hong Ang {
42144eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
42244eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
42344eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
42444eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
42544eb782eSChee Hong Ang 
42644eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
42744eb782eSChee Hong Ang }
42844eb782eSChee Hong Ang 
429984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
430984e236eSSieu Mun Tang {
431984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
432984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
433984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
434984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
435984e236eSSieu Mun Tang 
436984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
437984e236eSSieu Mun Tang }
438984e236eSSieu Mun Tang 
43952cf9c2cSKris Chaplin /* Intel HWMON services */
44052cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
44152cf9c2cSKris Chaplin {
44252cf9c2cSKris Chaplin 	if (chan > TEMP_CHANNEL_MAX) {
44352cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
44452cf9c2cSKris Chaplin 	}
44552cf9c2cSKris Chaplin 
44652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
44752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
44852cf9c2cSKris Chaplin 	}
44952cf9c2cSKris Chaplin 
45052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
45152cf9c2cSKris Chaplin }
45252cf9c2cSKris Chaplin 
45352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
45452cf9c2cSKris Chaplin {
45552cf9c2cSKris Chaplin 	if (chan > VOLT_CHANNEL_MAX) {
45652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
45752cf9c2cSKris Chaplin 	}
45852cf9c2cSKris Chaplin 
45952cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
46052cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
46152cf9c2cSKris Chaplin 	}
46252cf9c2cSKris Chaplin 
46352cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
46452cf9c2cSKris Chaplin }
46552cf9c2cSKris Chaplin 
4660c5d62adSHadi Asyrafi /* Mailbox services */
467c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
468c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
469c026dfe3SSieu Mun Tang 	int status;
470c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
471c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
472c026dfe3SSieu Mun Tang 
473c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
474c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
475c026dfe3SSieu Mun Tang 
476c026dfe3SSieu Mun Tang 	if (status < 0) {
477c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
478c026dfe3SSieu Mun Tang 	}
479c026dfe3SSieu Mun Tang 
480c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
481c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
482c026dfe3SSieu Mun Tang 	}
483c026dfe3SSieu Mun Tang 
484c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
485c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
486c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
487c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
488c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
489a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
490a250c04bSSieu Mun Tang 				unsigned int len,
491d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 				uint32_t urgent, uint32_t *response,
492a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
493a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
4940c5d62adSHadi Asyrafi {
4951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
496*651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
4971a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4981a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len))
4991a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
5001a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5010c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
502a250c04bSSieu Mun Tang 				      response, &resp_len);
5030c5d62adSHadi Asyrafi 
5040c5d62adSHadi Asyrafi 	if (status < 0) {
5050c5d62adSHadi Asyrafi 		*mbox_status = -status;
5060c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5070c5d62adSHadi Asyrafi 	}
5080c5d62adSHadi Asyrafi 
5090c5d62adSHadi Asyrafi 	*mbox_status = 0;
510a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
5110c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5120c5d62adSHadi Asyrafi }
5130c5d62adSHadi Asyrafi 
51493a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
51593a5b97eSSieu Mun Tang {
51693a5b97eSSieu Mun Tang 	int status;
51793a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
51893a5b97eSSieu Mun Tang 
51993a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
52093a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
52193a5b97eSSieu Mun Tang 
52293a5b97eSSieu Mun Tang 	if (status < 0) {
52393a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
52493a5b97eSSieu Mun Tang 	}
52593a5b97eSSieu Mun Tang 
52693a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
52793a5b97eSSieu Mun Tang }
52893a5b97eSSieu Mun Tang 
529b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi /* Miscellaneous HPS services */
53011f4f030SSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
531b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi {
53211f4f030SSieu Mun Tang 	int status = 0;
53311f4f030SSieu Mun Tang 
53411f4f030SSieu Mun Tang 	if (enable & SOCFPGA_BRIDGE_ENABLE) {
53511f4f030SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0) {
53611f4f030SSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
537b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		} else {
53811f4f030SSieu Mun Tang 			status = socfpga_bridges_enable(~0);
53911f4f030SSieu Mun Tang 		}
54011f4f030SSieu Mun Tang 	} else {
54111f4f030SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0) {
54211f4f030SSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
54311f4f030SSieu Mun Tang 		} else {
54411f4f030SSieu Mun Tang 			status = socfpga_bridges_disable(~0);
54511f4f030SSieu Mun Tang 		}
54611f4f030SSieu Mun Tang 	}
54711f4f030SSieu Mun Tang 
54811f4f030SSieu Mun Tang 	if (status < 0) {
54911f4f030SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
550b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	}
551b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
552b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
553b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi }
554b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
5554837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
5564837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
5574837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
5584837a640SSieu Mun Tang {
5594837a640SSieu Mun Tang 	int status = 0;
5604837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
5614837a640SSieu Mun Tang 
5624837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
5634837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5644837a640SSieu Mun Tang 	}
5654837a640SSieu Mun Tang 
5664837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
5674837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5684837a640SSieu Mun Tang 	}
5694837a640SSieu Mun Tang 
5704837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
5714837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
5724837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
5734837a640SSieu Mun Tang 	} else {
5744837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
5754837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
5764837a640SSieu Mun Tang 
5774837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
5784837a640SSieu Mun Tang 			status = MBOX_BUSY;
5794837a640SSieu Mun Tang 		}
5804837a640SSieu Mun Tang 	}
5814837a640SSieu Mun Tang 
5824837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
5834837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
5844837a640SSieu Mun Tang 	}
5854837a640SSieu Mun Tang 
5864837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
5874837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
5884837a640SSieu Mun Tang 	}
5894837a640SSieu Mun Tang 
5904837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
5914837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
5924837a640SSieu Mun Tang 
5934837a640SSieu Mun Tang 	if (status != MBOX_RET_OK) {
5944837a640SSieu Mun Tang 		*mbox_error = -status;
5954837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
5964837a640SSieu Mun Tang 	}
5974837a640SSieu Mun Tang 
5984837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
5994837a640SSieu Mun Tang }
6004837a640SSieu Mun Tang 
601c76d4239SHadi Asyrafi /*
602c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
603c76d4239SHadi Asyrafi  */
604c76d4239SHadi Asyrafi 
605c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
606c76d4239SHadi Asyrafi 			 u_register_t x1,
607c76d4239SHadi Asyrafi 			 u_register_t x2,
608c76d4239SHadi Asyrafi 			 u_register_t x3,
609c76d4239SHadi Asyrafi 			 u_register_t x4,
610c76d4239SHadi Asyrafi 			 void *cookie,
611c76d4239SHadi Asyrafi 			 void *handle,
612c76d4239SHadi Asyrafi 			 u_register_t flags)
613c76d4239SHadi Asyrafi {
614d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
615d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
61677902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
61777902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
618286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
619a250c04bSSieu Mun Tang 	int mbox_status;
620a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
6210c5d62adSHadi Asyrafi 	u_register_t x5, x6;
622f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
623c76d4239SHadi Asyrafi 	switch (smc_fid) {
624c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
625c76d4239SHadi Asyrafi 		/* Return UID to the caller */
626c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
62713d33d52SHadi Asyrafi 
628c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
629dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
630c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
63113d33d52SHadi Asyrafi 
632c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
633c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
634c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
635c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
636c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
63713d33d52SHadi Asyrafi 
638c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
639c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
640c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
64113d33d52SHadi Asyrafi 
642c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
643c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
644c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
64513d33d52SHadi Asyrafi 
646c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
647c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
648aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
649aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
650c76d4239SHadi Asyrafi 		case 1:
651c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
652c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
65313d33d52SHadi Asyrafi 
654c76d4239SHadi Asyrafi 		case 2:
655c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
656c76d4239SHadi Asyrafi 				completed_addr[0],
657c76d4239SHadi Asyrafi 				completed_addr[1], 0);
65813d33d52SHadi Asyrafi 
659c76d4239SHadi Asyrafi 		case 3:
660c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
661c76d4239SHadi Asyrafi 				completed_addr[0],
662c76d4239SHadi Asyrafi 				completed_addr[1],
663c76d4239SHadi Asyrafi 				completed_addr[2]);
66413d33d52SHadi Asyrafi 
665c76d4239SHadi Asyrafi 		case 0:
666c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
66713d33d52SHadi Asyrafi 
668c76d4239SHadi Asyrafi 		default:
669cefb37ebSTien Hock, Loh 			mailbox_clear_response();
670c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
671c76d4239SHadi Asyrafi 		}
67213d33d52SHadi Asyrafi 
67313d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
674aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
675aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
67613d33d52SHadi Asyrafi 
67713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
678aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
679aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
68013d33d52SHadi Asyrafi 
68113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
68213d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
683aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
684aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
685c76d4239SHadi Asyrafi 
686e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
687e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
688e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
689e1f97d9cSHadi Asyrafi 		if (status) {
690e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
691e1f97d9cSHadi Asyrafi 		} else {
692e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
693e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
694e1f97d9cSHadi Asyrafi 		}
695e1f97d9cSHadi Asyrafi 
696e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
697e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
698e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
699e1f97d9cSHadi Asyrafi 
700e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
701e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
702e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
703e1f97d9cSHadi Asyrafi 
704e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
705e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
706aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
707e1f97d9cSHadi Asyrafi 		if (status) {
708e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
709e1f97d9cSHadi Asyrafi 		} else {
710aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
711e1f97d9cSHadi Asyrafi 		}
712e1f97d9cSHadi Asyrafi 
71344eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
71444eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
71544eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
71644eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
71744eb782eSChee Hong Ang 
71844eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
71944eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
72044eb782eSChee Hong Ang 		SMC_RET1(handle, status);
72144eb782eSChee Hong Ang 
722984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
723984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
724984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
725984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
726984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
727984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
728984e236eSSieu Mun Tang 
729984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
730984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
731984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
732984e236eSSieu Mun Tang 
7334c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
7344c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
7354c26957bSChee Hong Ang 
7364c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
7374c26957bSChee Hong Ang 		rsu_max_retry = x1;
7384c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
7394c26957bSChee Hong Ang 
740c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
741c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
742c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
743c703d752SSieu Mun Tang 
744c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
745c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
746c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
747c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
7480c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
7490c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
7500c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
751ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
7520c5d62adSHadi Asyrafi 					     (uint32_t *)x5, x6, &mbox_status,
7530c5d62adSHadi Asyrafi 					     &len_in_resp);
754108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
7550c5d62adSHadi Asyrafi 
75693a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
75793a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
75893a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
75993a5b97eSSieu Mun Tang 
76002d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
76102d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
76202d3ef33SSieu Mun Tang 
76302d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
76402d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
76502d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
76602d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
76702d3ef33SSieu Mun Tang 		} else {
76802d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
76902d3ef33SSieu Mun Tang 		}
77002d3ef33SSieu Mun Tang 
77102d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
77202d3ef33SSieu Mun Tang 
7734837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
7744837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
7754837a640SSieu Mun Tang 							&mbox_error);
7764837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
7774837a640SSieu Mun Tang 
7784837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
7794837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
7804837a640SSieu Mun Tang 		SMC_RET1(handle, status);
7814837a640SSieu Mun Tang 
7824837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
7834837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
7844837a640SSieu Mun Tang 		SMC_RET1(handle, status);
7854837a640SSieu Mun Tang 
7867facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
7877facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
7887facacecSSieu Mun Tang 							&mbox_error);
7897facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
7907facacecSSieu Mun Tang 
79111f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
79211f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
79311f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
79411f4f030SSieu Mun Tang 
795d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
796d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
797d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
798d1740831SSieu Mun Tang 
799d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
800d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
801d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
802d1740831SSieu Mun Tang 
803d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
804d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
805d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
806d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
807d1740831SSieu Mun Tang 
808d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
809d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
810d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
811d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
812d1740831SSieu Mun Tang 
81377902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
81477902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
81577902fcaSSieu Mun Tang 							&mbox_error);
81677902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
81777902fcaSSieu Mun Tang 
818f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
819f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
820f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
821f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
822f0c40b89SSieu Mun Tang 
82352cf9c2cSKris Chaplin 	case INTEL_SIP_SMC_HWMON_READTEMP:
82452cf9c2cSKris Chaplin 		status = intel_hwmon_readtemp(x1, &retval);
82552cf9c2cSKris Chaplin 		SMC_RET2(handle, status, retval);
82652cf9c2cSKris Chaplin 
82752cf9c2cSKris Chaplin 	case INTEL_SIP_SMC_HWMON_READVOLT:
82852cf9c2cSKris Chaplin 		status = intel_hwmon_readvolt(x1, &retval);
82952cf9c2cSKris Chaplin 		SMC_RET2(handle, status, retval);
83052cf9c2cSKris Chaplin 
831c76d4239SHadi Asyrafi 	default:
832c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
833c76d4239SHadi Asyrafi 			cookie, handle, flags);
834c76d4239SHadi Asyrafi 	}
835c76d4239SHadi Asyrafi }
836c76d4239SHadi Asyrafi 
837c76d4239SHadi Asyrafi DECLARE_RT_SVC(
838c76d4239SHadi Asyrafi 	socfpga_sip_svc,
839c76d4239SHadi Asyrafi 	OEN_SIP_START,
840c76d4239SHadi Asyrafi 	OEN_SIP_END,
841c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
842c76d4239SHadi Asyrafi 	NULL,
843c76d4239SHadi Asyrafi 	sip_smc_handler
844c76d4239SHadi Asyrafi );
845c76d4239SHadi Asyrafi 
846c76d4239SHadi Asyrafi DECLARE_RT_SVC(
847c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
848c76d4239SHadi Asyrafi 	OEN_SIP_START,
849c76d4239SHadi Asyrafi 	OEN_SIP_END,
850c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
851c76d4239SHadi Asyrafi 	NULL,
852c76d4239SHadi Asyrafi 	sip_smc_handler
853c76d4239SHadi Asyrafi );
854