xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 6197dc98feba98c3e123256424d2d33d5de997b8)
1c76d4239SHadi Asyrafi /*
2*6197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
15*6197dc98SJit Loon Lim #include "socfpga_plat_def.h"
169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
18*6197dc98SJit Loon Lim #include "socfpga_system_manager.h"
19c76d4239SHadi Asyrafi 
20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
22c76d4239SHadi Asyrafi 
23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
28276a4366SSieu Mun Tang static bool bridge_disable;
29c76d4239SHadi Asyrafi 
30984e236eSSieu Mun Tang /* RSU static variables */
3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
66581182c1SSieu Mun Tang 		} else {
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
68581182c1SSieu Mun Tang 		}
697c58fd4eSHadi Asyrafi 
707c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
737c58fd4eSHadi Asyrafi 
74c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
75c76d4239SHadi Asyrafi 		max_blocks--;
76c76d4239SHadi Asyrafi 	}
777c58fd4eSHadi Asyrafi 
787c58fd4eSHadi Asyrafi 	return !max_blocks;
79c76d4239SHadi Asyrafi }
80c76d4239SHadi Asyrafi 
81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
82c76d4239SHadi Asyrafi {
83581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
847c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
85581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
867c58fd4eSHadi Asyrafi 			break;
87581182c1SSieu Mun Tang 		}
88581182c1SSieu Mun Tang 	}
89c76d4239SHadi Asyrafi 	return 0;
90c76d4239SHadi Asyrafi }
91c76d4239SHadi Asyrafi 
92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
93c76d4239SHadi Asyrafi {
94dfdd38c2SHadi Asyrafi 	uint32_t ret;
95dfdd38c2SHadi Asyrafi 
96673afd6fSSieu Mun Tang 	switch (request_type) {
97673afd6fSSieu Mun Tang 	case RECONFIGURATION:
98673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99673afd6fSSieu Mun Tang 							true);
100673afd6fSSieu Mun Tang 		break;
101673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
102673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103673afd6fSSieu Mun Tang 							false);
104673afd6fSSieu Mun Tang 		break;
105673afd6fSSieu Mun Tang 	default:
106673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107673afd6fSSieu Mun Tang 							false);
108673afd6fSSieu Mun Tang 		break;
10952cf9c2cSKris Chaplin 	}
1107c58fd4eSHadi Asyrafi 
111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11252cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1137c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11452cf9c2cSKris Chaplin 		} else {
115673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1167c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1177c58fd4eSHadi Asyrafi 		}
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12111f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
122276a4366SSieu Mun Tang 		bridge_disable = false;
1239c8f3af5SHadi Asyrafi 	}
124673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1259c8f3af5SHadi Asyrafi 
1267c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
127c76d4239SHadi Asyrafi }
128c76d4239SHadi Asyrafi 
129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130c76d4239SHadi Asyrafi {
131c76d4239SHadi Asyrafi 	int i;
132c76d4239SHadi Asyrafi 
133c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
135c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
136c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
137c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
138c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
139c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
140c76d4239SHadi Asyrafi 				current_block++;
141c76d4239SHadi Asyrafi 				*buffer_addr_completed =
142c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
143c76d4239SHadi Asyrafi 				return 0;
144c76d4239SHadi Asyrafi 			}
145c76d4239SHadi Asyrafi 		}
146c76d4239SHadi Asyrafi 	}
147c76d4239SHadi Asyrafi 
148c76d4239SHadi Asyrafi 	return -1;
149c76d4239SHadi Asyrafi }
150c76d4239SHadi Asyrafi 
151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
153c76d4239SHadi Asyrafi {
154c76d4239SHadi Asyrafi 	uint32_t resp[5];
155a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
156a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
157c76d4239SHadi Asyrafi 	int all_completed = 1;
158a250c04bSSieu Mun Tang 	*count = 0;
159c76d4239SHadi Asyrafi 
160cefb37ebSTien Hock, Loh 	while (*count < 3) {
161c76d4239SHadi Asyrafi 
162a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
163a250c04bSSieu Mun Tang 				resp, &resp_len);
164c76d4239SHadi Asyrafi 
165286b96f4SSieu Mun Tang 		if (status < 0) {
166cefb37ebSTien Hock, Loh 			break;
167286b96f4SSieu Mun Tang 		}
168c76d4239SHadi Asyrafi 
169c76d4239SHadi Asyrafi 		max_blocks++;
170cefb37ebSTien Hock, Loh 
171c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
172286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
173c76d4239SHadi Asyrafi 			*count = *count + 1;
174286b96f4SSieu Mun Tang 		} else {
175c76d4239SHadi Asyrafi 			break;
176c76d4239SHadi Asyrafi 		}
177286b96f4SSieu Mun Tang 	}
178c76d4239SHadi Asyrafi 
179c76d4239SHadi Asyrafi 	if (*count <= 0) {
180286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
181286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
182cefb37ebSTien Hock, Loh 			mailbox_clear_response();
183673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
184c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
185c76d4239SHadi Asyrafi 		}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 		*count = 0;
188c76d4239SHadi Asyrafi 	}
189c76d4239SHadi Asyrafi 
190c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
191c76d4239SHadi Asyrafi 
192581182c1SSieu Mun Tang 	if (*count > 0) {
193c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
194581182c1SSieu Mun Tang 	} else if (*count == 0) {
195c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
196581182c1SSieu Mun Tang 	}
197c76d4239SHadi Asyrafi 
198c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
200c76d4239SHadi Asyrafi 			all_completed = 0;
201c76d4239SHadi Asyrafi 			break;
202c76d4239SHadi Asyrafi 		}
203c76d4239SHadi Asyrafi 	}
204c76d4239SHadi Asyrafi 
205581182c1SSieu Mun Tang 	if (all_completed == 1) {
206c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
207581182c1SSieu Mun Tang 	}
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	return status;
210c76d4239SHadi Asyrafi }
211c76d4239SHadi Asyrafi 
212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
213c76d4239SHadi Asyrafi {
214a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
215c76d4239SHadi Asyrafi 	uint32_t response[3];
216c76d4239SHadi Asyrafi 	int status = 0;
217a250c04bSSieu Mun Tang 	unsigned int size = 0;
218a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
219c76d4239SHadi Asyrafi 
220673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
221673afd6fSSieu Mun Tang 
222276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223276a4366SSieu Mun Tang 		bridge_disable = true;
224276a4366SSieu Mun Tang 	}
225276a4366SSieu Mun Tang 
226276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227276a4366SSieu Mun Tang 		size = 1;
228276a4366SSieu Mun Tang 		bridge_disable = false;
229673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2319c8f3af5SHadi Asyrafi 
232cefb37ebSTien Hock, Loh 	mailbox_clear_response();
233cefb37ebSTien Hock, Loh 
234a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
236cefb37ebSTien Hock, Loh 
237a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
239c76d4239SHadi Asyrafi 
240e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
241276a4366SSieu Mun Tang 		bridge_disable = false;
242673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
245c76d4239SHadi Asyrafi 
246c76d4239SHadi Asyrafi 	max_blocks = response[0];
247c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
248c76d4239SHadi Asyrafi 
249c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
251c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
252c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
253c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
255c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
256c76d4239SHadi Asyrafi 	}
257c76d4239SHadi Asyrafi 
258c76d4239SHadi Asyrafi 	blocks_submitted = 0;
259c76d4239SHadi Asyrafi 	current_block = 0;
260cefb37ebSTien Hock, Loh 	read_block = 0;
261c76d4239SHadi Asyrafi 	current_buffer = 0;
262c76d4239SHadi Asyrafi 
263276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
264276a4366SSieu Mun Tang 	if (bridge_disable) {
26511f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2669c8f3af5SHadi Asyrafi 	}
2679c8f3af5SHadi Asyrafi 
268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
269c76d4239SHadi Asyrafi }
270c76d4239SHadi Asyrafi 
2717c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2727c58fd4eSHadi Asyrafi {
273581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2757c58fd4eSHadi Asyrafi 			return false;
276581182c1SSieu Mun Tang 		}
277581182c1SSieu Mun Tang 	}
2787c58fd4eSHadi Asyrafi 	return true;
2797c58fd4eSHadi Asyrafi }
2807c58fd4eSHadi Asyrafi 
281aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2827c58fd4eSHadi Asyrafi {
28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
28512d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
286581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2877c58fd4eSHadi Asyrafi 		return false;
288581182c1SSieu Mun Tang 	}
289581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2901a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
291581182c1SSieu Mun Tang 	}
292581182c1SSieu Mun Tang 	if (addr + size > DRAM_BASE + DRAM_SIZE) {
2931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
294581182c1SSieu Mun Tang 	}
2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2961a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2977c58fd4eSHadi Asyrafi }
298c76d4239SHadi Asyrafi 
299e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
300c76d4239SHadi Asyrafi {
3017c58fd4eSHadi Asyrafi 	int i;
302c76d4239SHadi Asyrafi 
3037c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
304c76d4239SHadi Asyrafi 
3051a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
306ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3077c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
308ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
309c76d4239SHadi Asyrafi 
310c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3117c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3127c58fd4eSHadi Asyrafi 
3137c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3147c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3157c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3167c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3177c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3187c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
319c76d4239SHadi Asyrafi 				blocks_submitted++;
3207c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
321c76d4239SHadi Asyrafi 			break;
322c76d4239SHadi Asyrafi 		}
323c76d4239SHadi Asyrafi 	}
324c76d4239SHadi Asyrafi 
325ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3267c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
327ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
328c76d4239SHadi Asyrafi 
3297c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
330c76d4239SHadi Asyrafi }
331c76d4239SHadi Asyrafi 
33213d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
33313d33d52SHadi Asyrafi {
3347e954dfcSSiew Chin Lim #if DEBUG
3357e954dfcSSiew Chin Lim 	return 0;
3367e954dfcSSiew Chin Lim #endif
3377e954dfcSSiew Chin Lim 
33813d33d52SHadi Asyrafi 	switch (reg_addr) {
33913d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
34013d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
34113d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
34213d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
34313d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
34413d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
34513d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
34613d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
34713d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3484687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3494687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3504687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3514687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3524687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3534687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3544687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3554687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3564687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3574687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3584687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3594687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3604687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3614687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3624687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3634687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3644687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3654687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3664687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
3674687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
3684687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
3694687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
37013d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
37113d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
37213d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
37313d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
37413d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
37513d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
37613d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
37713d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
37813d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
37913d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
38013d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
38113d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
38213d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
38313d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
38413d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
38513d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
38613d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
38713d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
38813d33d52SHadi Asyrafi 		return 0;
38913d33d52SHadi Asyrafi 
39013d33d52SHadi Asyrafi 	default:
39113d33d52SHadi Asyrafi 		break;
39213d33d52SHadi Asyrafi 	}
39313d33d52SHadi Asyrafi 
39413d33d52SHadi Asyrafi 	return -1;
39513d33d52SHadi Asyrafi }
39613d33d52SHadi Asyrafi 
39713d33d52SHadi Asyrafi /* Secure register access */
39813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
39913d33d52SHadi Asyrafi {
400581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
40113d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
402581182c1SSieu Mun Tang 	}
40313d33d52SHadi Asyrafi 
40413d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
40513d33d52SHadi Asyrafi 
40613d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
40713d33d52SHadi Asyrafi }
40813d33d52SHadi Asyrafi 
40913d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
41013d33d52SHadi Asyrafi 				uint32_t *retval)
41113d33d52SHadi Asyrafi {
412581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
41313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
414581182c1SSieu Mun Tang 	}
41513d33d52SHadi Asyrafi 
41613d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
41713d33d52SHadi Asyrafi 
41813d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
41913d33d52SHadi Asyrafi }
42013d33d52SHadi Asyrafi 
42113d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
42213d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
42313d33d52SHadi Asyrafi {
42413d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
42513d33d52SHadi Asyrafi 		*retval &= ~mask;
426c9c07099SSiew Chin Lim 		*retval |= val & mask;
42713d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
42813d33d52SHadi Asyrafi 	}
42913d33d52SHadi Asyrafi 
43013d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
43113d33d52SHadi Asyrafi }
43213d33d52SHadi Asyrafi 
433e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
434e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
435e1f97d9cSHadi Asyrafi 
436d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
437e1f97d9cSHadi Asyrafi {
438581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
439960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
440581182c1SSieu Mun Tang 	}
441e1f97d9cSHadi Asyrafi 
442e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
443e1f97d9cSHadi Asyrafi }
444e1f97d9cSHadi Asyrafi 
445e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
446e1f97d9cSHadi Asyrafi {
447e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
448e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
449e1f97d9cSHadi Asyrafi }
450e1f97d9cSHadi Asyrafi 
451ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
452e1f97d9cSHadi Asyrafi {
453581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
454960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
455581182c1SSieu Mun Tang 	}
456e1f97d9cSHadi Asyrafi 
457e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
458e1f97d9cSHadi Asyrafi }
459e1f97d9cSHadi Asyrafi 
460e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
461e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
462e1f97d9cSHadi Asyrafi {
463581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
464960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
465581182c1SSieu Mun Tang 	}
466e1f97d9cSHadi Asyrafi 
467e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
468e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
469e1f97d9cSHadi Asyrafi }
470e1f97d9cSHadi Asyrafi 
47144eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
47244eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
47344eb782eSChee Hong Ang {
47444eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
47544eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
47644eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
47744eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
47844eb782eSChee Hong Ang 
47944eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
48044eb782eSChee Hong Ang }
48144eb782eSChee Hong Ang 
482984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
483984e236eSSieu Mun Tang {
484984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
485984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
486984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
487984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
488984e236eSSieu Mun Tang 
489984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
490984e236eSSieu Mun Tang }
491984e236eSSieu Mun Tang 
49252cf9c2cSKris Chaplin /* Intel HWMON services */
49352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
49452cf9c2cSKris Chaplin {
49552cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
49652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
49752cf9c2cSKris Chaplin 	}
49852cf9c2cSKris Chaplin 
49952cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
50052cf9c2cSKris Chaplin }
50152cf9c2cSKris Chaplin 
50252cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
50352cf9c2cSKris Chaplin {
50452cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
50552cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
50652cf9c2cSKris Chaplin 	}
50752cf9c2cSKris Chaplin 
50852cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
50952cf9c2cSKris Chaplin }
51052cf9c2cSKris Chaplin 
5110c5d62adSHadi Asyrafi /* Mailbox services */
512c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
513c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
514c026dfe3SSieu Mun Tang 	int status;
515c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
516c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
517c026dfe3SSieu Mun Tang 
518c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
519c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
520c026dfe3SSieu Mun Tang 
521c026dfe3SSieu Mun Tang 	if (status < 0) {
522c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
523c026dfe3SSieu Mun Tang 	}
524c026dfe3SSieu Mun Tang 
525c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
526c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
527c026dfe3SSieu Mun Tang 	}
528c026dfe3SSieu Mun Tang 
529c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
530c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
531c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
532c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
533c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
534a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
535ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
536a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
537a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5380c5d62adSHadi Asyrafi {
5391a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
540651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5411a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
542581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5431a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
544581182c1SSieu Mun Tang 	}
5451a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5460c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
547ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
5480c5d62adSHadi Asyrafi 
5490c5d62adSHadi Asyrafi 	if (status < 0) {
5500c5d62adSHadi Asyrafi 		*mbox_status = -status;
5510c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5520c5d62adSHadi Asyrafi 	}
5530c5d62adSHadi Asyrafi 
5540c5d62adSHadi Asyrafi 	*mbox_status = 0;
555a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
556ac097fdfSSieu Mun Tang 
557ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
558ac097fdfSSieu Mun Tang 
5590c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5600c5d62adSHadi Asyrafi }
5610c5d62adSHadi Asyrafi 
56293a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
56393a5b97eSSieu Mun Tang {
56493a5b97eSSieu Mun Tang 	int status;
56593a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
56693a5b97eSSieu Mun Tang 
56793a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
56893a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
56993a5b97eSSieu Mun Tang 
57093a5b97eSSieu Mun Tang 	if (status < 0) {
57193a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
57293a5b97eSSieu Mun Tang 	}
57393a5b97eSSieu Mun Tang 
57493a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
57593a5b97eSSieu Mun Tang }
57693a5b97eSSieu Mun Tang 
5774837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
5784837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
5794837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
5804837a640SSieu Mun Tang {
5814837a640SSieu Mun Tang 	int status = 0;
5824837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
5834837a640SSieu Mun Tang 
5844837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
5854837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5864837a640SSieu Mun Tang 	}
5874837a640SSieu Mun Tang 
5884837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
5894837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5904837a640SSieu Mun Tang 	}
5914837a640SSieu Mun Tang 
5924837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
5934837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
5944837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
5954837a640SSieu Mun Tang 	} else {
5964837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
5974837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
5984837a640SSieu Mun Tang 
5994837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
6004837a640SSieu Mun Tang 			status = MBOX_BUSY;
6014837a640SSieu Mun Tang 		}
6024837a640SSieu Mun Tang 	}
6034837a640SSieu Mun Tang 
6044837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
6054837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6064837a640SSieu Mun Tang 	}
6074837a640SSieu Mun Tang 
6084837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6094837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6104837a640SSieu Mun Tang 	}
6114837a640SSieu Mun Tang 
6124837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6134837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6144837a640SSieu Mun Tang 
61576ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
61676ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
61776ed3223SSieu Mun Tang 		*mbox_error = -status;
61876ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
6194837a640SSieu Mun Tang 		*mbox_error = -status;
6204837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6214837a640SSieu Mun Tang 	}
6224837a640SSieu Mun Tang 
6234837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6244837a640SSieu Mun Tang }
6254837a640SSieu Mun Tang 
626b703facaSSieu Mun Tang /* Miscellaneous HPS services */
627b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
628b703facaSSieu Mun Tang {
629b703facaSSieu Mun Tang 	int status = 0;
630b703facaSSieu Mun Tang 
631ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
632ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
633b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
634b703facaSSieu Mun Tang 		} else {
635b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
636b703facaSSieu Mun Tang 		}
637b703facaSSieu Mun Tang 	} else {
638ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
639b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
640b703facaSSieu Mun Tang 		} else {
641b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
642b703facaSSieu Mun Tang 		}
643b703facaSSieu Mun Tang 	}
644b703facaSSieu Mun Tang 
645b703facaSSieu Mun Tang 	if (status < 0) {
646b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
647b703facaSSieu Mun Tang 	}
648b703facaSSieu Mun Tang 
649b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
650b703facaSSieu Mun Tang }
651b703facaSSieu Mun Tang 
652c76d4239SHadi Asyrafi /*
653c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
654c76d4239SHadi Asyrafi  */
655c76d4239SHadi Asyrafi 
656ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
657c76d4239SHadi Asyrafi 			 u_register_t x1,
658c76d4239SHadi Asyrafi 			 u_register_t x2,
659c76d4239SHadi Asyrafi 			 u_register_t x3,
660c76d4239SHadi Asyrafi 			 u_register_t x4,
661c76d4239SHadi Asyrafi 			 void *cookie,
662c76d4239SHadi Asyrafi 			 void *handle,
663c76d4239SHadi Asyrafi 			 u_register_t flags)
664c76d4239SHadi Asyrafi {
665d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
666d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
66777902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
66877902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
669286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
670a250c04bSSieu Mun Tang 	int mbox_status;
671a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
672c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
673f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
674c76d4239SHadi Asyrafi 	switch (smc_fid) {
675c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
676c76d4239SHadi Asyrafi 		/* Return UID to the caller */
677c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
67813d33d52SHadi Asyrafi 
679c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
680673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
681c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
68213d33d52SHadi Asyrafi 
683c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
684c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
685c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
686c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
687c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
68813d33d52SHadi Asyrafi 
689c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
690c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
691c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
69213d33d52SHadi Asyrafi 
693c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
694c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
695c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
69613d33d52SHadi Asyrafi 
697c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
698c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
699aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
700aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
701c76d4239SHadi Asyrafi 		case 1:
702c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
703c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
70413d33d52SHadi Asyrafi 
705c76d4239SHadi Asyrafi 		case 2:
706c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
707c76d4239SHadi Asyrafi 				completed_addr[0],
708c76d4239SHadi Asyrafi 				completed_addr[1], 0);
70913d33d52SHadi Asyrafi 
710c76d4239SHadi Asyrafi 		case 3:
711c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
712c76d4239SHadi Asyrafi 				completed_addr[0],
713c76d4239SHadi Asyrafi 				completed_addr[1],
714c76d4239SHadi Asyrafi 				completed_addr[2]);
71513d33d52SHadi Asyrafi 
716c76d4239SHadi Asyrafi 		case 0:
717c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
71813d33d52SHadi Asyrafi 
719c76d4239SHadi Asyrafi 		default:
720cefb37ebSTien Hock, Loh 			mailbox_clear_response();
721c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
722c76d4239SHadi Asyrafi 		}
72313d33d52SHadi Asyrafi 
72413d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
725aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
726aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
72713d33d52SHadi Asyrafi 
72813d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
729aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
730aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
73113d33d52SHadi Asyrafi 
73213d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
73313d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
734aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
735aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
736c76d4239SHadi Asyrafi 
737e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
738e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
739e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
740e1f97d9cSHadi Asyrafi 		if (status) {
741e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
742e1f97d9cSHadi Asyrafi 		} else {
743e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
744e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
745e1f97d9cSHadi Asyrafi 		}
746e1f97d9cSHadi Asyrafi 
747e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
748e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
749e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
750e1f97d9cSHadi Asyrafi 
751e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
752e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
753e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
754e1f97d9cSHadi Asyrafi 
755e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
756e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
757aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
758e1f97d9cSHadi Asyrafi 		if (status) {
759e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
760e1f97d9cSHadi Asyrafi 		} else {
761aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
762e1f97d9cSHadi Asyrafi 		}
763e1f97d9cSHadi Asyrafi 
76444eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
76544eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
76644eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
76744eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
76844eb782eSChee Hong Ang 
76944eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
77044eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
77144eb782eSChee Hong Ang 		SMC_RET1(handle, status);
77244eb782eSChee Hong Ang 
773984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
774984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
775984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
776984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
777984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
778984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
779984e236eSSieu Mun Tang 
780984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
781984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
782984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
783984e236eSSieu Mun Tang 
7844c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
7854c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
7864c26957bSChee Hong Ang 
7874c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
7884c26957bSChee Hong Ang 		rsu_max_retry = x1;
7894c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
7904c26957bSChee Hong Ang 
791c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
792c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
793c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
794c703d752SSieu Mun Tang 
795b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
796b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
797b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
798b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
799b703facaSSieu Mun Tang 
800c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
801c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
802c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
803c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
8040c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
8050c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8060c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
807ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
808ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
809108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
8100c5d62adSHadi Asyrafi 
81193a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
81293a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
81393a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
81493a5b97eSSieu Mun Tang 
81502d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
81602d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
81702d3ef33SSieu Mun Tang 
81802d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
81902d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
82002d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
82102d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
82202d3ef33SSieu Mun Tang 		} else {
82302d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
82402d3ef33SSieu Mun Tang 		}
82502d3ef33SSieu Mun Tang 
82602d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
82702d3ef33SSieu Mun Tang 
828537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
829537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
830537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
831537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
832537ff052SSieu Mun Tang 
833537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
834537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
835537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
836537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
837537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
838537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
839537ff052SSieu Mun Tang 		} else {
840537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
841537ff052SSieu Mun Tang 		}
842537ff052SSieu Mun Tang 
843537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
844537ff052SSieu Mun Tang 
8454837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
8464837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
8474837a640SSieu Mun Tang 							&mbox_error);
8484837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
8494837a640SSieu Mun Tang 
85024f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
85124f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
85224f9dc8aSSieu Mun Tang 							&send_id);
85324f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
85424f9dc8aSSieu Mun Tang 
8554837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
8564837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
8574837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8584837a640SSieu Mun Tang 
8594837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
8604837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
8614837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8624837a640SSieu Mun Tang 
8637facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
8647facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
8657facacecSSieu Mun Tang 							&mbox_error);
8667facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8677facacecSSieu Mun Tang 
86811f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
86911f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
87011f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
87111f4f030SSieu Mun Tang 
872ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
873ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
874ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
875ad47f142SSieu Mun Tang 
876ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
877ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
878ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
879ad47f142SSieu Mun Tang 
880d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
881d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
882d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
883d1740831SSieu Mun Tang 
884d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
885d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
886d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
887d1740831SSieu Mun Tang 
888d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
889d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
890d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
891d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
892d1740831SSieu Mun Tang 
893d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
894d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
895d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
896d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
897d1740831SSieu Mun Tang 
898581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
899581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
900581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
901581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
902581182c1SSieu Mun Tang 
903581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
904581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
905581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
906581182c1SSieu Mun Tang 
9076dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
9086dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
9096dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
9106dc00c24SSieu Mun Tang 
9116dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
9126dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
9136dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9146dc00c24SSieu Mun Tang 
915342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
916342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
917342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
918342a0618SSieu Mun Tang 
919342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
920342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
921342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
922342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
923342a0618SSieu Mun Tang 
924342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
925342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
926342a0618SSieu Mun Tang 					&mbox_error);
927342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
928342a0618SSieu Mun Tang 
929342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
930342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
931342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
932342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
933342a0618SSieu Mun Tang 
9347e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
9357e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9367e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
9377e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
9387e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9397e8249a2SSieu Mun Tang 
94070a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
94170a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
94270a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
94370a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
94470a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
94570a7e6afSSieu Mun Tang 					&mbox_error);
94670a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
94770a7e6afSSieu Mun Tang 
9487e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
9497e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9507e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
95170a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
95270a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
95370a7e6afSSieu Mun Tang 					&mbox_error);
9547e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9557e8249a2SSieu Mun Tang 
9564687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
9574687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9584687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9594687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
9604687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
9614687021dSSieu Mun Tang 					&mbox_error, &send_id);
9624687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9634687021dSSieu Mun Tang 
9644687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
9654687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9664687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9674687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
9684687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
9694687021dSSieu Mun Tang 					&mbox_error, &send_id);
9704687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9714687021dSSieu Mun Tang 
972c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
973c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
974c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
975c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
976c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
977c05ea296SSieu Mun Tang 
97870a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
97970a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98070a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
98170a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
98270a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
98370a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
98470a7e6afSSieu Mun Tang 					false, &mbox_error);
98570a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
98670a7e6afSSieu Mun Tang 
987c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
988c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
989c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
990c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
99170a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
99270a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
99370a7e6afSSieu Mun Tang 					true, &mbox_error);
994c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
995c05ea296SSieu Mun Tang 
9964687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
9974687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9984687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9994687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10004687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10014687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10024687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
10034687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10044687021dSSieu Mun Tang 
10054687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
10064687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10074687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10084687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10094687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10104687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10114687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
10124687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10134687021dSSieu Mun Tang 
101407912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
101507912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
101607912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
101707912da1SSieu Mun Tang 					x4, x5, &mbox_error);
101807912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
101907912da1SSieu Mun Tang 
10201d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
10211d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10221d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10231d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10241d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
10251d97dd74SSieu Mun Tang 					&mbox_error);
10261d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10271d97dd74SSieu Mun Tang 
102807912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
102907912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
103007912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10311d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10321d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
10331d97dd74SSieu Mun Tang 					&mbox_error);
103407912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
103507912da1SSieu Mun Tang 
10364687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
10374687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10384687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10394687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10404687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
10414687021dSSieu Mun Tang 					&mbox_error, &send_id);
10424687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10434687021dSSieu Mun Tang 
10444687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
10454687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10464687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10474687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10484687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
10494687021dSSieu Mun Tang 					&mbox_error, &send_id);
10504687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10514687021dSSieu Mun Tang 
105269254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
105369254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
105469254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
105569254105SSieu Mun Tang 					x4, x5, &mbox_error);
105669254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
105769254105SSieu Mun Tang 
105869254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
105969254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
106069254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
106169254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
106269254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
106369254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
106469254105SSieu Mun Tang 
10657e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
10667e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10677e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
10687e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
10697e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10707e25eb87SSieu Mun Tang 
10717e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
10727e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10737e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10747e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
10757e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
10767e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10777e25eb87SSieu Mun Tang 
107858305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
107958305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
108058305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
108158305060SSieu Mun Tang 					x4, x5, &mbox_error);
108258305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
108358305060SSieu Mun Tang 
10841d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
10851d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10861d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10871d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10881d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
10891d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
10901d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
10911d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10921d97dd74SSieu Mun Tang 
10934687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
10944687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10954687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10964687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10974687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
10984687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
10994687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
11004687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11014687021dSSieu Mun Tang 
11024687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
11034687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11044687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11054687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11064687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11074687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11084687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
11094687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11104687021dSSieu Mun Tang 
111158305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
111258305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
111358305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
111458305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11151d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11161d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11171d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
111858305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
111907912da1SSieu Mun Tang 
1120d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1121d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1122d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1123d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1124d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1125d2fee94aSSieu Mun Tang 
1126d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1127d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1128d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1129d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1130d2fee94aSSieu Mun Tang 
113149446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
113249446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
113349446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
113449446866SSieu Mun Tang 					x4, x5, &mbox_error);
113549446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
113649446866SSieu Mun Tang 
113749446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
113849446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
113949446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
114049446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
114149446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
114249446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
114349446866SSieu Mun Tang 
11446726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
11456726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11466726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
11476726390eSSieu Mun Tang 					&mbox_error);
11486726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11496726390eSSieu Mun Tang 
1150dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1151dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1152dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1153dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1154dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1155dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1156dcb144f1SSieu Mun Tang 
11576726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
11586726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11596726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1160dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1161dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
11626726390eSSieu Mun Tang 		SMC_RET1(handle, status);
11636726390eSSieu Mun Tang 
116477902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
116577902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
116677902fcaSSieu Mun Tang 							&mbox_error);
116777902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
116877902fcaSSieu Mun Tang 
1169f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1170f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1171f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1172f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1173f0c40b89SSieu Mun Tang 
1174c76d4239SHadi Asyrafi 	default:
1175c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1176c76d4239SHadi Asyrafi 			cookie, handle, flags);
1177c76d4239SHadi Asyrafi 	}
1178c76d4239SHadi Asyrafi }
1179c76d4239SHadi Asyrafi 
1180ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1181ad47f142SSieu Mun Tang 			 u_register_t x1,
1182ad47f142SSieu Mun Tang 			 u_register_t x2,
1183ad47f142SSieu Mun Tang 			 u_register_t x3,
1184ad47f142SSieu Mun Tang 			 u_register_t x4,
1185ad47f142SSieu Mun Tang 			 void *cookie,
1186ad47f142SSieu Mun Tang 			 void *handle,
1187ad47f142SSieu Mun Tang 			 u_register_t flags)
1188ad47f142SSieu Mun Tang {
1189ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1190ad47f142SSieu Mun Tang 
1191ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1192ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1193ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1194ad47f142SSieu Mun Tang 			cookie, handle, flags);
1195ad47f142SSieu Mun Tang 	} else {
1196ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1197ad47f142SSieu Mun Tang 			cookie, handle, flags);
1198ad47f142SSieu Mun Tang 	}
1199ad47f142SSieu Mun Tang }
1200ad47f142SSieu Mun Tang 
1201c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1202c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1203c76d4239SHadi Asyrafi 	OEN_SIP_START,
1204c76d4239SHadi Asyrafi 	OEN_SIP_END,
1205c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1206c76d4239SHadi Asyrafi 	NULL,
1207c76d4239SHadi Asyrafi 	sip_smc_handler
1208c76d4239SHadi Asyrafi );
1209c76d4239SHadi Asyrafi 
1210c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1211c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1212c76d4239SHadi Asyrafi 	OEN_SIP_START,
1213c76d4239SHadi Asyrafi 	OEN_SIP_END,
1214c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1215c76d4239SHadi Asyrafi 	NULL,
1216c76d4239SHadi Asyrafi 	sip_smc_handler
1217c76d4239SHadi Asyrafi );
1218