1c76d4239SHadi Asyrafi /* 26197dc98SJit Loon Lim * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 38fb1b484SKah Jing Lee * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 48a0a006aSJit Loon Lim * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 5c76d4239SHadi Asyrafi * 6c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 7c76d4239SHadi Asyrafi */ 8c76d4239SHadi Asyrafi 9c76d4239SHadi Asyrafi #include <assert.h> 10c76d4239SHadi Asyrafi #include <common/debug.h> 11c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1213d33d52SHadi Asyrafi #include <lib/mmio.h> 13c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 14c76d4239SHadi Asyrafi 15286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 16c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 176197dc98SJit Loon Lim #include "socfpga_plat_def.h" 189c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 19d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 206197dc98SJit Loon Lim #include "socfpga_system_manager.h" 21c76d4239SHadi Asyrafi 22c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 23c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 24c76d4239SHadi Asyrafi 25673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 27ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 28aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 29aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 30276a4366SSieu Mun Tang static bool bridge_disable; 31ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 32ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass; 33ea906b9bSSieu Mun Tang #endif 34c76d4239SHadi Asyrafi 35984e236eSSieu Mun Tang /* RSU static variables */ 3644eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 37984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 38673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 39c76d4239SHadi Asyrafi 40c76d4239SHadi Asyrafi /* SiP Service UUID */ 41c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 42c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 43c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 44c76d4239SHadi Asyrafi 45e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 46c76d4239SHadi Asyrafi uint64_t x1, 47c76d4239SHadi Asyrafi uint64_t x2, 48c76d4239SHadi Asyrafi uint64_t x3, 49c76d4239SHadi Asyrafi uint64_t x4, 50c76d4239SHadi Asyrafi void *cookie, 51c76d4239SHadi Asyrafi void *handle, 52c76d4239SHadi Asyrafi uint64_t flags) 53c76d4239SHadi Asyrafi { 54c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 55c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 56c76d4239SHadi Asyrafi } 57c76d4239SHadi Asyrafi 58c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 59c76d4239SHadi Asyrafi 607c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 61c76d4239SHadi Asyrafi { 62ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 63c76d4239SHadi Asyrafi 64c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 65c76d4239SHadi Asyrafi args[0] = (1<<8); 66c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 677c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 68c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 69c76d4239SHadi Asyrafi current_buffer++; 70c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 71581182c1SSieu Mun Tang } else { 72c76d4239SHadi Asyrafi args[2] = bytes_per_block; 73581182c1SSieu Mun Tang } 747c58fd4eSHadi Asyrafi 757c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 76aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 77d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 787c58fd4eSHadi Asyrafi 79c76d4239SHadi Asyrafi buffer->subblocks_sent++; 80c76d4239SHadi Asyrafi max_blocks--; 81c76d4239SHadi Asyrafi } 827c58fd4eSHadi Asyrafi 837c58fd4eSHadi Asyrafi return !max_blocks; 84c76d4239SHadi Asyrafi } 85c76d4239SHadi Asyrafi 86c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 87c76d4239SHadi Asyrafi { 88581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 897c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 90581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 917c58fd4eSHadi Asyrafi break; 92581182c1SSieu Mun Tang } 93581182c1SSieu Mun Tang } 94c76d4239SHadi Asyrafi return 0; 95c76d4239SHadi Asyrafi } 96c76d4239SHadi Asyrafi 97fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states) 98c76d4239SHadi Asyrafi { 99dfdd38c2SHadi Asyrafi uint32_t ret; 100dfdd38c2SHadi Asyrafi 101fcf906c9SBoon Khai Ng if (err_states == NULL) 102fcf906c9SBoon Khai Ng return INTEL_SIP_SMC_STATUS_REJECTED; 103fcf906c9SBoon Khai Ng 104673afd6fSSieu Mun Tang switch (request_type) { 105673afd6fSSieu Mun Tang case RECONFIGURATION: 106673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 107fcf906c9SBoon Khai Ng true, err_states); 108673afd6fSSieu Mun Tang break; 109673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 110673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 111fcf906c9SBoon Khai Ng false, err_states); 112673afd6fSSieu Mun Tang break; 113673afd6fSSieu Mun Tang default: 114673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 115fcf906c9SBoon Khai Ng false, err_states); 116673afd6fSSieu Mun Tang break; 11752cf9c2cSKris Chaplin } 1187c58fd4eSHadi Asyrafi 119e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 12052cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1217c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 12252cf9c2cSKris Chaplin } else { 123673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1247c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1257c58fd4eSHadi Asyrafi } 12652cf9c2cSKris Chaplin } 1277c58fd4eSHadi Asyrafi 128673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 12911f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 130276a4366SSieu Mun Tang bridge_disable = false; 1319c8f3af5SHadi Asyrafi } 132673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1339c8f3af5SHadi Asyrafi 1347c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 135c76d4239SHadi Asyrafi } 136c76d4239SHadi Asyrafi 137c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 138c76d4239SHadi Asyrafi { 139c76d4239SHadi Asyrafi int i; 140c76d4239SHadi Asyrafi 141c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 142c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 143c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 144c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 145c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 146c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 147c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 148c76d4239SHadi Asyrafi current_block++; 149c76d4239SHadi Asyrafi *buffer_addr_completed = 150c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 151c76d4239SHadi Asyrafi return 0; 152c76d4239SHadi Asyrafi } 153c76d4239SHadi Asyrafi } 154c76d4239SHadi Asyrafi } 155c76d4239SHadi Asyrafi 156c76d4239SHadi Asyrafi return -1; 157c76d4239SHadi Asyrafi } 158c76d4239SHadi Asyrafi 159e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 160aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 161c76d4239SHadi Asyrafi { 162c76d4239SHadi Asyrafi uint32_t resp[5]; 163a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 164a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 165c76d4239SHadi Asyrafi int all_completed = 1; 166a250c04bSSieu Mun Tang *count = 0; 167c76d4239SHadi Asyrafi 168cefb37ebSTien Hock, Loh while (*count < 3) { 169c76d4239SHadi Asyrafi 170a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 171a250c04bSSieu Mun Tang resp, &resp_len); 172c76d4239SHadi Asyrafi 173286b96f4SSieu Mun Tang if (status < 0) { 174cefb37ebSTien Hock, Loh break; 175286b96f4SSieu Mun Tang } 176c76d4239SHadi Asyrafi 177c76d4239SHadi Asyrafi max_blocks++; 178cefb37ebSTien Hock, Loh 179c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 180286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 181c76d4239SHadi Asyrafi *count = *count + 1; 182286b96f4SSieu Mun Tang } else { 183c76d4239SHadi Asyrafi break; 184c76d4239SHadi Asyrafi } 185286b96f4SSieu Mun Tang } 186c76d4239SHadi Asyrafi 187c76d4239SHadi Asyrafi if (*count <= 0) { 188286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 189286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 190cefb37ebSTien Hock, Loh mailbox_clear_response(); 191673afd6fSSieu Mun Tang request_type = NO_REQUEST; 192c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 193c76d4239SHadi Asyrafi } 194c76d4239SHadi Asyrafi 195c76d4239SHadi Asyrafi *count = 0; 196c76d4239SHadi Asyrafi } 197c76d4239SHadi Asyrafi 198c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 199c76d4239SHadi Asyrafi 200581182c1SSieu Mun Tang if (*count > 0) { 201c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 202581182c1SSieu Mun Tang } else if (*count == 0) { 203c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 204581182c1SSieu Mun Tang } 205c76d4239SHadi Asyrafi 206c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 207c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 208c76d4239SHadi Asyrafi all_completed = 0; 209c76d4239SHadi Asyrafi break; 210c76d4239SHadi Asyrafi } 211c76d4239SHadi Asyrafi } 212c76d4239SHadi Asyrafi 213581182c1SSieu Mun Tang if (all_completed == 1) { 214c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 215581182c1SSieu Mun Tang } 216c76d4239SHadi Asyrafi 217c76d4239SHadi Asyrafi return status; 218c76d4239SHadi Asyrafi } 219c76d4239SHadi Asyrafi 220276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 221c76d4239SHadi Asyrafi { 222a250c04bSSieu Mun Tang uint32_t argument = 0x1; 223c76d4239SHadi Asyrafi uint32_t response[3]; 224c76d4239SHadi Asyrafi int status = 0; 225a250c04bSSieu Mun Tang unsigned int size = 0; 226a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 227c76d4239SHadi Asyrafi 2286ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2296ce576c6SSieu Mun Tang /* 2306ce576c6SSieu Mun Tang * To trigger isolation 2316ce576c6SSieu Mun Tang * FPGA configuration complete signal should be de-asserted 2326ce576c6SSieu Mun Tang */ 2336ce576c6SSieu Mun Tang INFO("SOCFPGA: Request SDM to trigger isolation\n"); 2346ce576c6SSieu Mun Tang status = mailbox_send_fpga_config_comp(); 2356ce576c6SSieu Mun Tang 2366ce576c6SSieu Mun Tang if (status < 0) { 2376ce576c6SSieu Mun Tang INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n"); 2386ce576c6SSieu Mun Tang } 2396ce576c6SSieu Mun Tang #endif 2406ce576c6SSieu Mun Tang 241673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 242673afd6fSSieu Mun Tang 243276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 244276a4366SSieu Mun Tang bridge_disable = true; 245276a4366SSieu Mun Tang } 246276a4366SSieu Mun Tang 247276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 248276a4366SSieu Mun Tang size = 1; 249276a4366SSieu Mun Tang bridge_disable = false; 250673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 251ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2529c8f3af5SHadi Asyrafi 253b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 254b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(0U); 255b727664eSSieu Mun Tang #endif 256b727664eSSieu Mun Tang 257cefb37ebSTien Hock, Loh mailbox_clear_response(); 258cefb37ebSTien Hock, Loh 259a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 260a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 261cefb37ebSTien Hock, Loh 262a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 263a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 264c76d4239SHadi Asyrafi 265e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 266276a4366SSieu Mun Tang bridge_disable = false; 267673afd6fSSieu Mun Tang request_type = NO_REQUEST; 268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 269e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 270c76d4239SHadi Asyrafi 271c76d4239SHadi Asyrafi max_blocks = response[0]; 272c76d4239SHadi Asyrafi bytes_per_block = response[1]; 273c76d4239SHadi Asyrafi 274c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 275c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 276c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 277c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 278c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 279c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 280c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 281c76d4239SHadi Asyrafi } 282c76d4239SHadi Asyrafi 283c76d4239SHadi Asyrafi blocks_submitted = 0; 284c76d4239SHadi Asyrafi current_block = 0; 285cefb37ebSTien Hock, Loh read_block = 0; 286c76d4239SHadi Asyrafi current_buffer = 0; 287c76d4239SHadi Asyrafi 288276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 289276a4366SSieu Mun Tang if (bridge_disable) { 29011f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2919c8f3af5SHadi Asyrafi } 2929c8f3af5SHadi Asyrafi 293e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 294c76d4239SHadi Asyrafi } 295c76d4239SHadi Asyrafi 2967c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2977c58fd4eSHadi Asyrafi { 298581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 299581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 3007c58fd4eSHadi Asyrafi return false; 301581182c1SSieu Mun Tang } 302581182c1SSieu Mun Tang } 3037c58fd4eSHadi Asyrafi return true; 3047c58fd4eSHadi Asyrafi } 3057c58fd4eSHadi Asyrafi 306aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 3077c58fd4eSHadi Asyrafi { 308f4aaa9fdSSieu Mun Tang uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE; 309f4aaa9fdSSieu Mun Tang uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size; 310f4aaa9fdSSieu Mun Tang 31112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 31212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 314581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 3157c58fd4eSHadi Asyrafi return false; 316581182c1SSieu Mun Tang } 317581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 3181a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 319581182c1SSieu Mun Tang } 320f4aaa9fdSSieu Mun Tang if (dram_region_end > dram_max_sz) { 3211a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 322581182c1SSieu Mun Tang } 3231a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 3241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 3257c58fd4eSHadi Asyrafi } 326c76d4239SHadi Asyrafi 327e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 328c76d4239SHadi Asyrafi { 3297c58fd4eSHadi Asyrafi int i; 330c76d4239SHadi Asyrafi 3317c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 332c76d4239SHadi Asyrafi 3331a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 334ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3357c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 336ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 337c76d4239SHadi Asyrafi 338b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 339b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(&mem); 340b727664eSSieu Mun Tang #endif 341b727664eSSieu Mun Tang 342c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3437c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3447c58fd4eSHadi Asyrafi 3457c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3467c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3477c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3487c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3497c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3507c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 351c76d4239SHadi Asyrafi blocks_submitted++; 3527c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 353c76d4239SHadi Asyrafi break; 354c76d4239SHadi Asyrafi } 355c76d4239SHadi Asyrafi } 356c76d4239SHadi Asyrafi 357ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3587c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 359ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 360c76d4239SHadi Asyrafi 3617c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 362c76d4239SHadi Asyrafi } 363c76d4239SHadi Asyrafi 36413d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 36513d33d52SHadi Asyrafi { 3667e954dfcSSiew Chin Lim #if DEBUG 3677e954dfcSSiew Chin Lim return 0; 3687e954dfcSSiew Chin Lim #endif 3697e954dfcSSiew Chin Lim 3708e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5 37113d33d52SHadi Asyrafi switch (reg_addr) { 37213d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 37313d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 37413d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 37513d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 37613d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 37713d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 37813d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 37913d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 38013d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3814687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3824687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3834687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3844687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3854687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3864687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3874687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3884687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3894687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3904687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3914687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3924687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3934687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3944687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3954687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3964687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3974687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 3984687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 3994687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 4004687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 4014687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 4024687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 40313d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 40413d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 40513d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 40613d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 40713d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 40813d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 40913d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 41013d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 41113d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 41213d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 41313d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 41413d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 41513d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 41613d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 41713d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 41813d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 41913d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 42013d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 42113d33d52SHadi Asyrafi return 0; 4228e59b9f4SJit Loon Lim #else 4238e59b9f4SJit Loon Lim switch (reg_addr) { 42413d33d52SHadi Asyrafi 4258e59b9f4SJit Loon Lim case(0xF8011104): /* ECCCTRL2 */ 4268e59b9f4SJit Loon Lim case(0xFFD12028): /* SDMMCGRP_CTRL */ 4278e59b9f4SJit Loon Lim case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 4288e59b9f4SJit Loon Lim case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 4298e59b9f4SJit Loon Lim case(0xFFD120D0): /* NOC_IDLEACK */ 4308e59b9f4SJit Loon Lim 4318e59b9f4SJit Loon Lim 4328e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */ 4338e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */ 4348e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */ 4358e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */ 4368e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */ 4378e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */ 4388e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */ 4398e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */ 4408e59b9f4SJit Loon Lim 44146839460SJit Loon Lim case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */ 4428e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */ 4438e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */ 4448e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */ 4458e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */ 4468e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */ 4478e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */ 4488e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */ 4498e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */ 4508e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */ 4518e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */ 4528e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */ 4538e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */ 4548e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */ 4558e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */ 4568e59b9f4SJit Loon Lim #endif 4574d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */ 4584d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */ 4594d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */ 4604d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */ 4614d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */ 4624d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */ 4634d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */ 4644d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */ 4654d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4664d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 46713d33d52SHadi Asyrafi return 0; 468d6ae69c8SSieu Mun Tang 46913d33d52SHadi Asyrafi default: 47013d33d52SHadi Asyrafi break; 47113d33d52SHadi Asyrafi } 47213d33d52SHadi Asyrafi 47313d33d52SHadi Asyrafi return -1; 47413d33d52SHadi Asyrafi } 47513d33d52SHadi Asyrafi 47613d33d52SHadi Asyrafi /* Secure register access */ 47713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 47813d33d52SHadi Asyrafi { 47913d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 48013d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 48113d33d52SHadi Asyrafi } 48213d33d52SHadi Asyrafi 48313d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 48413d33d52SHadi Asyrafi 48513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 48613d33d52SHadi Asyrafi } 48713d33d52SHadi Asyrafi 48813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 48913d33d52SHadi Asyrafi uint32_t *retval) 49013d33d52SHadi Asyrafi { 49113d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 49213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 49313d33d52SHadi Asyrafi } 49413d33d52SHadi Asyrafi 4954d122e5fSJit Loon Lim switch (reg_addr) { 4964d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4974d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 4984d122e5fSJit Loon Lim mmio_write_16(reg_addr, val); 4994d122e5fSJit Loon Lim break; 5004d122e5fSJit Loon Lim default: 50113d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 5024d122e5fSJit Loon Lim break; 5034d122e5fSJit Loon Lim } 50413d33d52SHadi Asyrafi 50513d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 50613d33d52SHadi Asyrafi } 50713d33d52SHadi Asyrafi 50813d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 50913d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 51013d33d52SHadi Asyrafi { 51113d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 51213d33d52SHadi Asyrafi *retval &= ~mask; 513c9c07099SSiew Chin Lim *retval |= val & mask; 51413d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 51513d33d52SHadi Asyrafi } 51613d33d52SHadi Asyrafi 51713d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 51813d33d52SHadi Asyrafi } 51913d33d52SHadi Asyrafi 520e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 521e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 522e1f97d9cSHadi Asyrafi 523d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 524e1f97d9cSHadi Asyrafi { 525581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 526960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 527581182c1SSieu Mun Tang } 528e1f97d9cSHadi Asyrafi 529e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 530e1f97d9cSHadi Asyrafi } 531e1f97d9cSHadi Asyrafi 5328fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf, 5338fb1b484SKah Jing Lee unsigned int respbuf_sz) 5348fb1b484SKah Jing Lee { 5358fb1b484SKah Jing Lee if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) { 5368fb1b484SKah Jing Lee return INTEL_SIP_SMC_RSU_ERROR; 5378fb1b484SKah Jing Lee } 5388fb1b484SKah Jing Lee 5398fb1b484SKah Jing Lee return INTEL_SIP_SMC_STATUS_OK; 5408fb1b484SKah Jing Lee } 5418fb1b484SKah Jing Lee 542e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address) 543e1f97d9cSHadi Asyrafi { 544c418064eSJit Loon Lim if (update_address > SIZE_MAX) { 545c418064eSJit Loon Lim return INTEL_SIP_SMC_STATUS_REJECTED; 546c418064eSJit Loon Lim } 547c418064eSJit Loon Lim 548e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 549e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 550e1f97d9cSHadi Asyrafi } 551e1f97d9cSHadi Asyrafi 552ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 553e1f97d9cSHadi Asyrafi { 554581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 555960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 556581182c1SSieu Mun Tang } 557e1f97d9cSHadi Asyrafi 558e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 559e1f97d9cSHadi Asyrafi } 560e1f97d9cSHadi Asyrafi 561e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 562e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 563e1f97d9cSHadi Asyrafi { 564581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 565960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 566581182c1SSieu Mun Tang } 567e1f97d9cSHadi Asyrafi 568e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 569e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 570e1f97d9cSHadi Asyrafi } 571e1f97d9cSHadi Asyrafi 57244eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 57344eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 57444eb782eSChee Hong Ang { 57544eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 57644eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 57744eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 57844eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 57944eb782eSChee Hong Ang 58044eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 58144eb782eSChee Hong Ang } 58244eb782eSChee Hong Ang 583984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 584984e236eSSieu Mun Tang { 585984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 586984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 587984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 588984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 589984e236eSSieu Mun Tang 590984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 591984e236eSSieu Mun Tang } 592984e236eSSieu Mun Tang 59352cf9c2cSKris Chaplin /* Intel HWMON services */ 59452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 59552cf9c2cSKris Chaplin { 59652cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 59752cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 59852cf9c2cSKris Chaplin } 59952cf9c2cSKris Chaplin 60052cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 60152cf9c2cSKris Chaplin } 60252cf9c2cSKris Chaplin 60352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 60452cf9c2cSKris Chaplin { 60552cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 60652cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 60752cf9c2cSKris Chaplin } 60852cf9c2cSKris Chaplin 60952cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 61052cf9c2cSKris Chaplin } 61152cf9c2cSKris Chaplin 6120c5d62adSHadi Asyrafi /* Mailbox services */ 613c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 614c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 615c026dfe3SSieu Mun Tang int status; 616c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 617c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 618c026dfe3SSieu Mun Tang 619c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 620c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 621c026dfe3SSieu Mun Tang 622c026dfe3SSieu Mun Tang if (status < 0) { 623c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 624c026dfe3SSieu Mun Tang } 625c026dfe3SSieu Mun Tang 626c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 627c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 628c026dfe3SSieu Mun Tang } 629c026dfe3SSieu Mun Tang 630c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 631c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 632c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 635a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 636ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 637a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 638a250c04bSSieu Mun Tang unsigned int *len_in_resp) 6390c5d62adSHadi Asyrafi { 6401a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 641651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 6421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 643581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 6441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 645581182c1SSieu Mun Tang } 6461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 6470c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 648ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 6490c5d62adSHadi Asyrafi 6500c5d62adSHadi Asyrafi if (status < 0) { 6510c5d62adSHadi Asyrafi *mbox_status = -status; 6520c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 6530c5d62adSHadi Asyrafi } 6540c5d62adSHadi Asyrafi 6550c5d62adSHadi Asyrafi *mbox_status = 0; 656a250c04bSSieu Mun Tang *len_in_resp = resp_len; 657ac097fdfSSieu Mun Tang 658ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 659ac097fdfSSieu Mun Tang 6600c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 6610c5d62adSHadi Asyrafi } 6620c5d62adSHadi Asyrafi 66393a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 66493a5b97eSSieu Mun Tang { 66593a5b97eSSieu Mun Tang int status; 66693a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 66793a5b97eSSieu Mun Tang 66893a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 66993a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 67093a5b97eSSieu Mun Tang 67193a5b97eSSieu Mun Tang if (status < 0) { 67293a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 67393a5b97eSSieu Mun Tang } 67493a5b97eSSieu Mun Tang 67593a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 67693a5b97eSSieu Mun Tang } 67793a5b97eSSieu Mun Tang 6784837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 6794837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 6804837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 6814837a640SSieu Mun Tang { 6824837a640SSieu Mun Tang int status = 0; 6834837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 6844837a640SSieu Mun Tang 6854837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 6864837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6874837a640SSieu Mun Tang } 6884837a640SSieu Mun Tang 6894837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 6904837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6914837a640SSieu Mun Tang } 6924837a640SSieu Mun Tang 6934837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 6944837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 6954837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 6964837a640SSieu Mun Tang } else { 6974837a640SSieu Mun Tang status = mailbox_read_response(job_id, 6984837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 6994837a640SSieu Mun Tang 7004837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7014837a640SSieu Mun Tang status = MBOX_BUSY; 7024837a640SSieu Mun Tang } 7034837a640SSieu Mun Tang } 7044837a640SSieu Mun Tang 7054837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7064837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 7074837a640SSieu Mun Tang } 7084837a640SSieu Mun Tang 7094837a640SSieu Mun Tang if (status == MBOX_BUSY) { 7104837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 7114837a640SSieu Mun Tang } 7124837a640SSieu Mun Tang 7134837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 7144837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 7154837a640SSieu Mun Tang 71676ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 71776ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 71876ed3223SSieu Mun Tang *mbox_error = -status; 71976ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 7204837a640SSieu Mun Tang *mbox_error = -status; 7214837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 7224837a640SSieu Mun Tang } 7234837a640SSieu Mun Tang 7244837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 7254837a640SSieu Mun Tang } 7264837a640SSieu Mun Tang 727b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 728b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 729b703facaSSieu Mun Tang { 730b703facaSSieu Mun Tang int status = 0; 731b703facaSSieu Mun Tang 732ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 733ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 734b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 735b703facaSSieu Mun Tang } else { 736b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 737b703facaSSieu Mun Tang } 738b703facaSSieu Mun Tang } else { 739ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 740b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 741b703facaSSieu Mun Tang } else { 742b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 743b703facaSSieu Mun Tang } 744b703facaSSieu Mun Tang } 745b703facaSSieu Mun Tang 746b703facaSSieu Mun Tang if (status < 0) { 747b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 748b703facaSSieu Mun Tang } 749b703facaSSieu Mun Tang 750b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 751b703facaSSieu Mun Tang } 752b703facaSSieu Mun Tang 75391239f2cSJit Loon Lim /* SDM SEU Error services */ 754fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz) 75591239f2cSJit Loon Lim { 756fffcb25cSJit Loon Lim if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) { 757fffcb25cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 758fffcb25cSJit Loon Lim } 759fffcb25cSJit Loon Lim 760fffcb25cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 761fffcb25cSJit Loon Lim } 762fffcb25cSJit Loon Lim 763fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */ 764fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len) 765fffcb25cSJit Loon Lim { 766fffcb25cSJit Loon Lim if (mailbox_safe_inject_seu_err(command, len) < 0) { 76791239f2cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 76891239f2cSJit Loon Lim } 76991239f2cSJit Loon Lim 77091239f2cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 77191239f2cSJit Loon Lim } 77291239f2cSJit Loon Lim 773b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 774b727664eSSieu Mun Tang /* SMMU HPS Remapper */ 775b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem) 776b727664eSSieu Mun Tang { 777b727664eSSieu Mun Tang /* Read out Bit 1 value */ 778b727664eSSieu Mun Tang uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02); 779b727664eSSieu Mun Tang 780ea906b9bSSieu Mun Tang if ((remap == 0x00) && (g_remapper_bypass == 0x00)) { 781b727664eSSieu Mun Tang /* Update DRAM Base address for SDM SMMU */ 782b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE); 783b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE); 784b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 785b727664eSSieu Mun Tang } else { 786b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 787b727664eSSieu Mun Tang } 788b727664eSSieu Mun Tang } 789ea906b9bSSieu Mun Tang 790ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass) 791ea906b9bSSieu Mun Tang { 792ea906b9bSSieu Mun Tang /* Read out the JTAG-ID from boot scratch register */ 7938a0a006aSJit Loon Lim if (is_agilex5_A5F0() || is_agilex5_A5F4()) { 794ea906b9bSSieu Mun Tang if (remapper_bypass == 0x01) { 795ea906b9bSSieu Mun Tang g_remapper_bypass = remapper_bypass; 796ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0); 797ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0); 798ea906b9bSSieu Mun Tang } 799ea906b9bSSieu Mun Tang } 800ea906b9bSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 801ea906b9bSSieu Mun Tang } 802b727664eSSieu Mun Tang #endif 803b727664eSSieu Mun Tang 804204d5e67SSieu Mun Tang #if SIP_SVC_V3 805*597fff5fSGirisha Dengi uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint32_t *ret_args) 806*597fff5fSGirisha Dengi { 807*597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 808*597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 809*597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 810*597fff5fSGirisha Dengi 811*597fff5fSGirisha Dengi (void)cmd; 812*597fff5fSGirisha Dengi /* Returns 3 SMC arguments for SMC_RET3 */ 813*597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 814*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 815*597fff5fSGirisha Dengi 816*597fff5fSGirisha Dengi return ret_args_len; 817*597fff5fSGirisha Dengi } 818*597fff5fSGirisha Dengi 819204d5e67SSieu Mun Tang uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint32_t *ret_args) 820204d5e67SSieu Mun Tang { 821204d5e67SSieu Mun Tang uint8_t ret_args_len = 0U; 822204d5e67SSieu Mun Tang sdm_response_t *resp = (sdm_response_t *)resp_desc; 823204d5e67SSieu Mun Tang sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 824204d5e67SSieu Mun Tang 825204d5e67SSieu Mun Tang (void)cmd; 826204d5e67SSieu Mun Tang /* Returns 3 SMC arguments for SMC_RET3 */ 827204d5e67SSieu Mun Tang ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 828204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->err_code; 829204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->resp_data[0]; 830204d5e67SSieu Mun Tang 831204d5e67SSieu Mun Tang return ret_args_len; 832204d5e67SSieu Mun Tang } 833204d5e67SSieu Mun Tang 834*597fff5fSGirisha Dengi uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint32_t *ret_args) 835*597fff5fSGirisha Dengi { 836*597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 837*597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 838*597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 839*597fff5fSGirisha Dengi 840*597fff5fSGirisha Dengi (void)cmd; 841*597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n", 842*597fff5fSGirisha Dengi __func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE); 843*597fff5fSGirisha Dengi 844*597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 845*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 846*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE; 847*597fff5fSGirisha Dengi 848*597fff5fSGirisha Dengi return ret_args_len; 849*597fff5fSGirisha Dengi } 850*597fff5fSGirisha Dengi 851*597fff5fSGirisha Dengi uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint32_t *ret_args) 852*597fff5fSGirisha Dengi { 853*597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 854*597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 855*597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 856*597fff5fSGirisha Dengi 857*597fff5fSGirisha Dengi (void)cmd; 858*597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n", 859*597fff5fSGirisha Dengi __func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]); 860*597fff5fSGirisha Dengi 861*597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 862*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 863*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[0]; 864*597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[1]; 865*597fff5fSGirisha Dengi 866*597fff5fSGirisha Dengi return ret_args_len; 867*597fff5fSGirisha Dengi } 868*597fff5fSGirisha Dengi 869204d5e67SSieu Mun Tang static uintptr_t smc_ret(void *handle, uint32_t *ret_args, uint32_t ret_args_len) 870204d5e67SSieu Mun Tang { 871204d5e67SSieu Mun Tang switch (ret_args_len) { 872204d5e67SSieu Mun Tang case SMC_RET_ARGS_ONE: 873204d5e67SSieu Mun Tang SMC_RET1(handle, ret_args[0]); 874204d5e67SSieu Mun Tang break; 875204d5e67SSieu Mun Tang 876204d5e67SSieu Mun Tang case SMC_RET_ARGS_TWO: 877204d5e67SSieu Mun Tang SMC_RET2(handle, ret_args[0], ret_args[1]); 878204d5e67SSieu Mun Tang break; 879204d5e67SSieu Mun Tang 880204d5e67SSieu Mun Tang case SMC_RET_ARGS_THREE: 881204d5e67SSieu Mun Tang SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]); 882204d5e67SSieu Mun Tang break; 883204d5e67SSieu Mun Tang 884204d5e67SSieu Mun Tang case SMC_RET_ARGS_FOUR: 885204d5e67SSieu Mun Tang SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]); 886204d5e67SSieu Mun Tang break; 887204d5e67SSieu Mun Tang 888204d5e67SSieu Mun Tang case SMC_RET_ARGS_FIVE: 889204d5e67SSieu Mun Tang SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]); 890204d5e67SSieu Mun Tang break; 891204d5e67SSieu Mun Tang 892204d5e67SSieu Mun Tang default: 893204d5e67SSieu Mun Tang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 894204d5e67SSieu Mun Tang break; 895204d5e67SSieu Mun Tang } 896204d5e67SSieu Mun Tang } 897204d5e67SSieu Mun Tang 898204d5e67SSieu Mun Tang /* 899204d5e67SSieu Mun Tang * This function is responsible for handling all SiP SVC V3 calls from the 900204d5e67SSieu Mun Tang * non-secure world. 901204d5e67SSieu Mun Tang */ 902204d5e67SSieu Mun Tang static uintptr_t sip_smc_handler_v3(uint32_t smc_fid, 903204d5e67SSieu Mun Tang u_register_t x1, 904204d5e67SSieu Mun Tang u_register_t x2, 905204d5e67SSieu Mun Tang u_register_t x3, 906204d5e67SSieu Mun Tang u_register_t x4, 907204d5e67SSieu Mun Tang void *cookie, 908204d5e67SSieu Mun Tang void *handle, 909204d5e67SSieu Mun Tang u_register_t flags) 910204d5e67SSieu Mun Tang { 911204d5e67SSieu Mun Tang int status = 0; 912*597fff5fSGirisha Dengi uint32_t mbox_error = 0U; 913*597fff5fSGirisha Dengi u_register_t x5, x6, x7, x8, x9, x10, x11; 914204d5e67SSieu Mun Tang 915*597fff5fSGirisha Dengi /* Get all the SMC call arguments */ 916*597fff5fSGirisha Dengi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 917*597fff5fSGirisha Dengi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 918*597fff5fSGirisha Dengi x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 919*597fff5fSGirisha Dengi x8 = SMC_GET_GP(handle, CTX_GPREG_X8); 920*597fff5fSGirisha Dengi x9 = SMC_GET_GP(handle, CTX_GPREG_X9); 921*597fff5fSGirisha Dengi x10 = SMC_GET_GP(handle, CTX_GPREG_X10); 922*597fff5fSGirisha Dengi x11 = SMC_GET_GP(handle, CTX_GPREG_X11); 923*597fff5fSGirisha Dengi 924*597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n", 925*597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5); 926*597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n", 927*597fff5fSGirisha Dengi x6, x7, x8, x9, x10, x11); 928204d5e67SSieu Mun Tang 929204d5e67SSieu Mun Tang switch (smc_fid) { 930204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL: 931204d5e67SSieu Mun Tang { 932*597fff5fSGirisha Dengi uint32_t ret_args[8] = {0}; 933204d5e67SSieu Mun Tang uint32_t ret_args_len; 934204d5e67SSieu Mun Tang 935204d5e67SSieu Mun Tang status = mailbox_response_poll_v3(GET_CLIENT_ID(x1), 936204d5e67SSieu Mun Tang GET_JOB_ID(x1), 937204d5e67SSieu Mun Tang ret_args, 938204d5e67SSieu Mun Tang &ret_args_len); 939204d5e67SSieu Mun Tang /* Always reserve [0] index for command status. */ 940204d5e67SSieu Mun Tang ret_args[0] = status; 941204d5e67SSieu Mun Tang 942204d5e67SSieu Mun Tang /* Return SMC call based on the number of return arguments */ 943204d5e67SSieu Mun Tang return smc_ret(handle, ret_args, ret_args_len); 944204d5e67SSieu Mun Tang } 945204d5e67SSieu Mun Tang 946204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR: 947204d5e67SSieu Mun Tang { 948*597fff5fSGirisha Dengi /* TBD: Here now we don't need these CID and JID?? */ 949204d5e67SSieu Mun Tang uint8_t client_id = 0U; 950204d5e67SSieu Mun Tang uint8_t job_id = 0U; 951204d5e67SSieu Mun Tang uint64_t trans_id_bitmap[4] = {0U}; 952204d5e67SSieu Mun Tang 953204d5e67SSieu Mun Tang status = mailbox_response_poll_on_intr_v3(&client_id, 954204d5e67SSieu Mun Tang &job_id, 955204d5e67SSieu Mun Tang trans_id_bitmap); 956204d5e67SSieu Mun Tang 957204d5e67SSieu Mun Tang SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1], 958204d5e67SSieu Mun Tang trans_id_bitmap[2], trans_id_bitmap[3]); 959204d5e67SSieu Mun Tang break; 960204d5e67SSieu Mun Tang } 961204d5e67SSieu Mun Tang 962*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY: 963*597fff5fSGirisha Dengi { 964*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 965*597fff5fSGirisha Dengi GET_JOB_ID(x1), 966*597fff5fSGirisha Dengi MBOX_CMD_GET_DEVICEID, 967*597fff5fSGirisha Dengi NULL, 968*597fff5fSGirisha Dengi 0U, 969*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 970*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 971*597fff5fSGirisha Dengi (uint32_t *)x2, 972*597fff5fSGirisha Dengi 2); 973*597fff5fSGirisha Dengi 974*597fff5fSGirisha Dengi SMC_RET1(handle, status); 975*597fff5fSGirisha Dengi } 976*597fff5fSGirisha Dengi 977*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_IDCODE: 978*597fff5fSGirisha Dengi { 979*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 980*597fff5fSGirisha Dengi GET_JOB_ID(x1), 981*597fff5fSGirisha Dengi MBOX_CMD_GET_IDCODE, 982*597fff5fSGirisha Dengi NULL, 983*597fff5fSGirisha Dengi 0U, 984*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 985*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 986*597fff5fSGirisha Dengi NULL, 987*597fff5fSGirisha Dengi 0); 988*597fff5fSGirisha Dengi 989*597fff5fSGirisha Dengi SMC_RET1(handle, status); 990*597fff5fSGirisha Dengi } 991*597fff5fSGirisha Dengi 992*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN: 993*597fff5fSGirisha Dengi { 994*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 995*597fff5fSGirisha Dengi GET_JOB_ID(x1), 996*597fff5fSGirisha Dengi MBOX_CMD_QSPI_OPEN, 997*597fff5fSGirisha Dengi NULL, 998*597fff5fSGirisha Dengi 0U, 999*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1000*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1001*597fff5fSGirisha Dengi NULL, 1002*597fff5fSGirisha Dengi 0U); 1003*597fff5fSGirisha Dengi 1004*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1005*597fff5fSGirisha Dengi } 1006*597fff5fSGirisha Dengi 1007*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE: 1008*597fff5fSGirisha Dengi { 1009*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1010*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1011*597fff5fSGirisha Dengi MBOX_CMD_QSPI_CLOSE, 1012*597fff5fSGirisha Dengi NULL, 1013*597fff5fSGirisha Dengi 0U, 1014*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1015*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1016*597fff5fSGirisha Dengi NULL, 1017*597fff5fSGirisha Dengi 0U); 1018*597fff5fSGirisha Dengi 1019*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1020*597fff5fSGirisha Dengi } 1021*597fff5fSGirisha Dengi 1022*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS: 1023*597fff5fSGirisha Dengi { 1024*597fff5fSGirisha Dengi uint32_t cmd_data = 0U; 1025*597fff5fSGirisha Dengi uint32_t chip_sel = (uint32_t)x2; 1026*597fff5fSGirisha Dengi uint32_t comb_addr_mode = (uint32_t)x3; 1027*597fff5fSGirisha Dengi uint32_t ext_dec_mode = (uint32_t)x4; 1028*597fff5fSGirisha Dengi 1029*597fff5fSGirisha Dengi cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) | 1030*597fff5fSGirisha Dengi (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) | 1031*597fff5fSGirisha Dengi (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET); 1032*597fff5fSGirisha Dengi 1033*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1034*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1035*597fff5fSGirisha Dengi MBOX_CMD_QSPI_SET_CS, 1036*597fff5fSGirisha Dengi &cmd_data, 1037*597fff5fSGirisha Dengi 1U, 1038*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1039*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1040*597fff5fSGirisha Dengi NULL, 1041*597fff5fSGirisha Dengi 0U); 1042*597fff5fSGirisha Dengi 1043*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1044*597fff5fSGirisha Dengi } 1045*597fff5fSGirisha Dengi 1046*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE: 1047*597fff5fSGirisha Dengi { 1048*597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1049*597fff5fSGirisha Dengi uint32_t qspi_nwords = (uint32_t)x3; 1050*597fff5fSGirisha Dengi 1051*597fff5fSGirisha Dengi /* QSPI address offset to start erase, must be 4K aligned */ 1052*597fff5fSGirisha Dengi if (MBOX_IS_4K_ALIGNED(qspi_addr)) { 1053*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n", 1054*597fff5fSGirisha Dengi smc_fid); 1055*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1056*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1057*597fff5fSGirisha Dengi } 1058*597fff5fSGirisha Dengi 1059*597fff5fSGirisha Dengi /* Number of words to erase, multiples of 0x400 or 4K */ 1060*597fff5fSGirisha Dengi if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) { 1061*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n", 1062*597fff5fSGirisha Dengi smc_fid); 1063*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1064*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1065*597fff5fSGirisha Dengi } 1066*597fff5fSGirisha Dengi 1067*597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1068*597fff5fSGirisha Dengi 1069*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1070*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1071*597fff5fSGirisha Dengi MBOX_CMD_QSPI_ERASE, 1072*597fff5fSGirisha Dengi cmd_data, 1073*597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1074*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1075*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1076*597fff5fSGirisha Dengi NULL, 1077*597fff5fSGirisha Dengi 0U); 1078*597fff5fSGirisha Dengi 1079*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1080*597fff5fSGirisha Dengi } 1081*597fff5fSGirisha Dengi 1082*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE: 1083*597fff5fSGirisha Dengi { 1084*597fff5fSGirisha Dengi uint32_t *qspi_payload = (uint32_t *)x2; 1085*597fff5fSGirisha Dengi uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE); 1086*597fff5fSGirisha Dengi uint32_t qspi_addr = qspi_payload[0]; 1087*597fff5fSGirisha Dengi uint32_t qspi_nwords = qspi_payload[1]; 1088*597fff5fSGirisha Dengi 1089*597fff5fSGirisha Dengi if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) { 1090*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given address is not WORD aligned\n", 1091*597fff5fSGirisha Dengi smc_fid); 1092*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1093*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1094*597fff5fSGirisha Dengi } 1095*597fff5fSGirisha Dengi 1096*597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1097*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1098*597fff5fSGirisha Dengi smc_fid); 1099*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1100*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1101*597fff5fSGirisha Dengi } 1102*597fff5fSGirisha Dengi 1103*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1104*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1105*597fff5fSGirisha Dengi MBOX_CMD_QSPI_WRITE, 1106*597fff5fSGirisha Dengi qspi_payload, 1107*597fff5fSGirisha Dengi qspi_total_nwords, 1108*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1109*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1110*597fff5fSGirisha Dengi NULL, 1111*597fff5fSGirisha Dengi 0U); 1112*597fff5fSGirisha Dengi 1113*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1114*597fff5fSGirisha Dengi } 1115*597fff5fSGirisha Dengi 1116*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_READ: 1117*597fff5fSGirisha Dengi { 1118*597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1119*597fff5fSGirisha Dengi uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE); 1120*597fff5fSGirisha Dengi 1121*597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1122*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1123*597fff5fSGirisha Dengi smc_fid); 1124*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1125*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1126*597fff5fSGirisha Dengi } 1127*597fff5fSGirisha Dengi 1128*597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1129*597fff5fSGirisha Dengi 1130*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1131*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1132*597fff5fSGirisha Dengi MBOX_CMD_QSPI_READ, 1133*597fff5fSGirisha Dengi cmd_data, 1134*597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1135*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1136*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1137*597fff5fSGirisha Dengi (uint32_t *)x3, 1138*597fff5fSGirisha Dengi 2); 1139*597fff5fSGirisha Dengi 1140*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1141*597fff5fSGirisha Dengi } 1142*597fff5fSGirisha Dengi 1143*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO: 1144*597fff5fSGirisha Dengi { 1145*597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x2; 1146*597fff5fSGirisha Dengi 1147*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1148*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1149*597fff5fSGirisha Dengi MBOX_CMD_QSPI_GET_DEV_INFO, 1150*597fff5fSGirisha Dengi NULL, 1151*597fff5fSGirisha Dengi 0U, 1152*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1153*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1154*597fff5fSGirisha Dengi (uint32_t *)dst_addr, 1155*597fff5fSGirisha Dengi 2); 1156*597fff5fSGirisha Dengi 1157*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1158*597fff5fSGirisha Dengi } 1159*597fff5fSGirisha Dengi 1160204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT: 1161204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP: 1162204d5e67SSieu Mun Tang { 1163204d5e67SSieu Mun Tang uint32_t channel = (uint32_t)x2; 1164204d5e67SSieu Mun Tang uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ? 1165204d5e67SSieu Mun Tang MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP); 1166204d5e67SSieu Mun Tang 1167204d5e67SSieu Mun Tang status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1168204d5e67SSieu Mun Tang GET_JOB_ID(x1), 1169204d5e67SSieu Mun Tang mbox_cmd, 1170204d5e67SSieu Mun Tang &channel, 1171204d5e67SSieu Mun Tang 1U, 1172204d5e67SSieu Mun Tang MBOX_CMD_FLAG_CASUAL, 1173204d5e67SSieu Mun Tang sip_smc_cmd_cb_ret3, 1174204d5e67SSieu Mun Tang NULL, 1175204d5e67SSieu Mun Tang 0); 1176204d5e67SSieu Mun Tang 1177204d5e67SSieu Mun Tang SMC_RET1(handle, status); 1178204d5e67SSieu Mun Tang } 1179204d5e67SSieu Mun Tang 1180*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT: 1181*597fff5fSGirisha Dengi { 1182*597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1183*597fff5fSGirisha Dengi uint32_t context_id = (uint32_t)x3; 1184*597fff5fSGirisha Dengi uint64_t ret_random_addr = (uint64_t)x4; 1185*597fff5fSGirisha Dengi uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1186*597fff5fSGirisha Dengi uint32_t crypto_header = 0U; 1187*597fff5fSGirisha Dengi 1188*597fff5fSGirisha Dengi if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) || 1189*597fff5fSGirisha Dengi (random_len == 0U) || 1190*597fff5fSGirisha Dengi (!is_size_4_bytes_aligned(random_len))) { 1191*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x is rejected\n", smc_fid); 1192*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1193*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1194*597fff5fSGirisha Dengi } 1195*597fff5fSGirisha Dengi 1196*597fff5fSGirisha Dengi crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) << 1197*597fff5fSGirisha Dengi FCS_CS_FIELD_FLAG_OFFSET); 1198*597fff5fSGirisha Dengi fcs_rng_payload payload = {session_id, context_id, 1199*597fff5fSGirisha Dengi crypto_header, random_len}; 1200*597fff5fSGirisha Dengi 1201*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1202*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1203*597fff5fSGirisha Dengi MBOX_FCS_RANDOM_GEN, 1204*597fff5fSGirisha Dengi (uint32_t *)&payload, 1205*597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1206*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1207*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1208*597fff5fSGirisha Dengi (uint32_t *)ret_random_addr, 1209*597fff5fSGirisha Dengi 2); 1210*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1211*597fff5fSGirisha Dengi } 1212*597fff5fSGirisha Dengi 1213*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA: 1214*597fff5fSGirisha Dengi { 1215*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1216*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1217*597fff5fSGirisha Dengi MBOX_FCS_GET_PROVISION, 1218*597fff5fSGirisha Dengi NULL, 1219*597fff5fSGirisha Dengi 0U, 1220*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1221*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1222*597fff5fSGirisha Dengi (uint32_t *)x2, 1223*597fff5fSGirisha Dengi 2); 1224*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1225*597fff5fSGirisha Dengi } 1226*597fff5fSGirisha Dengi 1227*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH: 1228*597fff5fSGirisha Dengi { 1229*597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3, 1230*597fff5fSGirisha Dengi x4, &mbox_error); 1231*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1232*597fff5fSGirisha Dengi } 1233*597fff5fSGirisha Dengi 1234*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID: 1235*597fff5fSGirisha Dengi { 1236*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1237*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1238*597fff5fSGirisha Dengi MBOX_CMD_GET_CHIPID, 1239*597fff5fSGirisha Dengi NULL, 1240*597fff5fSGirisha Dengi 0U, 1241*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1242*597fff5fSGirisha Dengi sip_smc_get_chipid_cb, 1243*597fff5fSGirisha Dengi NULL, 1244*597fff5fSGirisha Dengi 0); 1245*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1246*597fff5fSGirisha Dengi } 1247*597fff5fSGirisha Dengi 1248*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT: 1249*597fff5fSGirisha Dengi { 1250*597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3, 1251*597fff5fSGirisha Dengi (uint32_t *) &x4, &mbox_error); 1252*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1253*597fff5fSGirisha Dengi } 1254*597fff5fSGirisha Dengi 1255*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD: 1256*597fff5fSGirisha Dengi { 1257*597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, x1, 1258*597fff5fSGirisha Dengi x2, &mbox_error); 1259*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1260*597fff5fSGirisha Dengi } 1261*597fff5fSGirisha Dengi 1262*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT: 1263*597fff5fSGirisha Dengi { 1264*597fff5fSGirisha Dengi if (x4 == FCS_MODE_ENCRYPT) { 1265*597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3, 1266*597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1267*597fff5fSGirisha Dengi &mbox_error, x10, x11); 1268*597fff5fSGirisha Dengi } else if (x4 == FCS_MODE_DECRYPT) { 1269*597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3, 1270*597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1271*597fff5fSGirisha Dengi &mbox_error, x9, x10, x11); 1272*597fff5fSGirisha Dengi } else { 1273*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid); 1274*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1275*597fff5fSGirisha Dengi } 1276*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1277*597fff5fSGirisha Dengi } 1278*597fff5fSGirisha Dengi 1279*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE: 1280*597fff5fSGirisha Dengi { 1281*597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error); 1282*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1283*597fff5fSGirisha Dengi } 1284*597fff5fSGirisha Dengi 1285*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION: 1286*597fff5fSGirisha Dengi { 1287*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1288*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1289*597fff5fSGirisha Dengi MBOX_FCS_OPEN_CS_SESSION, 1290*597fff5fSGirisha Dengi NULL, 1291*597fff5fSGirisha Dengi 0U, 1292*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1293*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1294*597fff5fSGirisha Dengi NULL, 1295*597fff5fSGirisha Dengi 0); 1296*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1297*597fff5fSGirisha Dengi } 1298*597fff5fSGirisha Dengi 1299*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION: 1300*597fff5fSGirisha Dengi { 1301*597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1302*597fff5fSGirisha Dengi 1303*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1304*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1305*597fff5fSGirisha Dengi MBOX_FCS_CLOSE_CS_SESSION, 1306*597fff5fSGirisha Dengi &session_id, 1307*597fff5fSGirisha Dengi 1U, 1308*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1309*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1310*597fff5fSGirisha Dengi NULL, 1311*597fff5fSGirisha Dengi 0); 1312*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1313*597fff5fSGirisha Dengi } 1314*597fff5fSGirisha Dengi 1315*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY: 1316*597fff5fSGirisha Dengi { 1317*597fff5fSGirisha Dengi uint64_t key_addr = x2; 1318*597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1319*597fff5fSGirisha Dengi 1320*597fff5fSGirisha Dengi if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) || 1321*597fff5fSGirisha Dengi (!is_address_in_ddr_range(key_addr, key_len_words * 4))) { 1322*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n", 1323*597fff5fSGirisha Dengi smc_fid); 1324*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1325*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1326*597fff5fSGirisha Dengi } 1327*597fff5fSGirisha Dengi 1328*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1329*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1330*597fff5fSGirisha Dengi MBOX_FCS_IMPORT_CS_KEY, 1331*597fff5fSGirisha Dengi (uint32_t *)key_addr, 1332*597fff5fSGirisha Dengi key_len_words, 1333*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1334*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1335*597fff5fSGirisha Dengi NULL, 1336*597fff5fSGirisha Dengi 0); 1337*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1338*597fff5fSGirisha Dengi } 1339*597fff5fSGirisha Dengi 1340*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY: 1341*597fff5fSGirisha Dengi { 1342*597fff5fSGirisha Dengi uint64_t key_addr = x2; 1343*597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1344*597fff5fSGirisha Dengi 1345*597fff5fSGirisha Dengi if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) { 1346*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1347*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1348*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1349*597fff5fSGirisha Dengi } 1350*597fff5fSGirisha Dengi 1351*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1352*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1353*597fff5fSGirisha Dengi MBOX_FCS_CREATE_CS_KEY, 1354*597fff5fSGirisha Dengi (uint32_t *)key_addr, 1355*597fff5fSGirisha Dengi key_len_words, 1356*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1357*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1358*597fff5fSGirisha Dengi NULL, 1359*597fff5fSGirisha Dengi 0); 1360*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1361*597fff5fSGirisha Dengi } 1362*597fff5fSGirisha Dengi 1363*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY: 1364*597fff5fSGirisha Dengi { 1365*597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1366*597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1367*597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1368*597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1369*597fff5fSGirisha Dengi 1370*597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1371*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1372*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1373*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1374*597fff5fSGirisha Dengi } 1375*597fff5fSGirisha Dengi 1376*597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1377*597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1378*597fff5fSGirisha Dengi 1379*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1380*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1381*597fff5fSGirisha Dengi MBOX_FCS_EXPORT_CS_KEY, 1382*597fff5fSGirisha Dengi (uint32_t *)&payload, 1383*597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1384*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1385*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1386*597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1387*597fff5fSGirisha Dengi 2); 1388*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1389*597fff5fSGirisha Dengi } 1390*597fff5fSGirisha Dengi 1391*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY: 1392*597fff5fSGirisha Dengi { 1393*597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1394*597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1395*597fff5fSGirisha Dengi 1396*597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1397*597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1398*597fff5fSGirisha Dengi 1399*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1400*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1401*597fff5fSGirisha Dengi MBOX_FCS_REMOVE_CS_KEY, 1402*597fff5fSGirisha Dengi (uint32_t *)&payload, 1403*597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1404*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1405*597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1406*597fff5fSGirisha Dengi NULL, 1407*597fff5fSGirisha Dengi 0); 1408*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1409*597fff5fSGirisha Dengi } 1410*597fff5fSGirisha Dengi 1411*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO: 1412*597fff5fSGirisha Dengi { 1413*597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1414*597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1415*597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1416*597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1417*597fff5fSGirisha Dengi 1418*597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1419*597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1420*597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1421*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1422*597fff5fSGirisha Dengi } 1423*597fff5fSGirisha Dengi 1424*597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1425*597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1426*597fff5fSGirisha Dengi 1427*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1428*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1429*597fff5fSGirisha Dengi MBOX_FCS_GET_CS_KEY_INFO, 1430*597fff5fSGirisha Dengi (uint32_t *)&payload, 1431*597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1432*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1433*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1434*597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1435*597fff5fSGirisha Dengi 2); 1436*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1437*597fff5fSGirisha Dengi } 1438*597fff5fSGirisha Dengi 1439*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT: 1440*597fff5fSGirisha Dengi { 1441*597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_init(x2, x3, x4, x5, 1442*597fff5fSGirisha Dengi x6, &mbox_error); 1443*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1444*597fff5fSGirisha Dengi } 1445*597fff5fSGirisha Dengi 1446*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE: 1447*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE: 1448*597fff5fSGirisha Dengi { 1449*597fff5fSGirisha Dengi uint32_t job_id = 0U; 1450*597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ? 1451*597fff5fSGirisha Dengi true : false; 1452*597fff5fSGirisha Dengi 1453*597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2, 1454*597fff5fSGirisha Dengi x3, x4, x5, x6, x7, x8, is_final, 1455*597fff5fSGirisha Dengi &job_id, x9, x10); 1456*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1457*597fff5fSGirisha Dengi } 1458*597fff5fSGirisha Dengi 1459*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT: 1460*597fff5fSGirisha Dengi { 1461*597fff5fSGirisha Dengi status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6, 1462*597fff5fSGirisha Dengi &mbox_error); 1463*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1464*597fff5fSGirisha Dengi } 1465*597fff5fSGirisha Dengi 1466*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE: 1467*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE: 1468*597fff5fSGirisha Dengi { 1469*597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ? 1470*597fff5fSGirisha Dengi true : false; 1471*597fff5fSGirisha Dengi 1472*597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2, 1473*597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, 1474*597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1475*597fff5fSGirisha Dengi 1476*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1477*597fff5fSGirisha Dengi } 1478*597fff5fSGirisha Dengi 1479*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT: 1480*597fff5fSGirisha Dengi { 1481*597fff5fSGirisha Dengi status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6, 1482*597fff5fSGirisha Dengi &mbox_error); 1483*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1484*597fff5fSGirisha Dengi } 1485*597fff5fSGirisha Dengi 1486*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE: 1487*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE: 1488*597fff5fSGirisha Dengi { 1489*597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ? 1490*597fff5fSGirisha Dengi true : false; 1491*597fff5fSGirisha Dengi 1492*597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2, 1493*597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, x8, 1494*597fff5fSGirisha Dengi is_final, &mbox_error, x9); 1495*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1496*597fff5fSGirisha Dengi } 1497*597fff5fSGirisha Dengi 1498*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT: 1499*597fff5fSGirisha Dengi { 1500*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6, 1501*597fff5fSGirisha Dengi &mbox_error); 1502*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1503*597fff5fSGirisha Dengi } 1504*597fff5fSGirisha Dengi 1505*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE: 1506*597fff5fSGirisha Dengi { 1507*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3, 1508*597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &x7, 1509*597fff5fSGirisha Dengi &mbox_error); 1510*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1511*597fff5fSGirisha Dengi } 1512*597fff5fSGirisha Dengi 1513*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 1514*597fff5fSGirisha Dengi { 1515*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6, 1516*597fff5fSGirisha Dengi &mbox_error); 1517*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1518*597fff5fSGirisha Dengi } 1519*597fff5fSGirisha Dengi 1520*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 1521*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 1522*597fff5fSGirisha Dengi { 1523*597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE) 1524*597fff5fSGirisha Dengi ? true : false; 1525*597fff5fSGirisha Dengi 1526*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 1527*597fff5fSGirisha Dengi x1, x2, x3, x4, x5, x6, (uint32_t *) &x7, 1528*597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1529*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1530*597fff5fSGirisha Dengi } 1531*597fff5fSGirisha Dengi 1532*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 1533*597fff5fSGirisha Dengi { 1534*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5, 1535*597fff5fSGirisha Dengi x6, &mbox_error); 1536*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1537*597fff5fSGirisha Dengi } 1538*597fff5fSGirisha Dengi 1539*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 1540*597fff5fSGirisha Dengi { 1541*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1, 1542*597fff5fSGirisha Dengi x2, x3, x4, x5, x6, (uint32_t *) &x7, 1543*597fff5fSGirisha Dengi &mbox_error); 1544*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1545*597fff5fSGirisha Dengi } 1546*597fff5fSGirisha Dengi 1547*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 1548*597fff5fSGirisha Dengi { 1549*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4, 1550*597fff5fSGirisha Dengi x5, x6, &mbox_error); 1551*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1552*597fff5fSGirisha Dengi } 1553*597fff5fSGirisha Dengi 1554*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 1555*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 1556*597fff5fSGirisha Dengi { 1557*597fff5fSGirisha Dengi bool is_final = (smc_fid == 1558*597fff5fSGirisha Dengi ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ? 1559*597fff5fSGirisha Dengi true : false; 1560*597fff5fSGirisha Dengi 1561*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 1562*597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5, x6, 1563*597fff5fSGirisha Dengi (uint32_t *) &x7, x8, is_final, 1564*597fff5fSGirisha Dengi &mbox_error, x9); 1565*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1566*597fff5fSGirisha Dengi } 1567*597fff5fSGirisha Dengi 1568*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT: 1569*597fff5fSGirisha Dengi { 1570*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6, 1571*597fff5fSGirisha Dengi &mbox_error); 1572*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1573*597fff5fSGirisha Dengi } 1574*597fff5fSGirisha Dengi 1575*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1576*597fff5fSGirisha Dengi { 1577*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3, 1578*597fff5fSGirisha Dengi x4, (uint32_t *) &x5, &mbox_error); 1579*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1580*597fff5fSGirisha Dengi } 1581*597fff5fSGirisha Dengi 1582*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT: 1583*597fff5fSGirisha Dengi { 1584*597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6, 1585*597fff5fSGirisha Dengi &mbox_error); 1586*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1587*597fff5fSGirisha Dengi } 1588*597fff5fSGirisha Dengi 1589*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE: 1590*597fff5fSGirisha Dengi { 1591*597fff5fSGirisha Dengi uint32_t dest_size = (uint32_t)x7; 1592*597fff5fSGirisha Dengi 1593*597fff5fSGirisha Dengi NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n", 1594*597fff5fSGirisha Dengi __func__, __LINE__, (uint32_t)x7, dest_size); 1595*597fff5fSGirisha Dengi 1596*597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3, 1597*597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &dest_size, 1598*597fff5fSGirisha Dengi &mbox_error); 1599*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1600*597fff5fSGirisha Dengi } 1601*597fff5fSGirisha Dengi 1602*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_MCTP_MSG: 1603*597fff5fSGirisha Dengi { 1604*597fff5fSGirisha Dengi uint32_t *src_addr = (uint32_t *)x2; 1605*597fff5fSGirisha Dengi uint32_t src_size = (uint32_t)x3; 1606*597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x4; 1607*597fff5fSGirisha Dengi 1608*597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1609*597fff5fSGirisha Dengi GET_JOB_ID(x1), 1610*597fff5fSGirisha Dengi MBOX_CMD_MCTP_MSG, 1611*597fff5fSGirisha Dengi src_addr, 1612*597fff5fSGirisha Dengi src_size / MBOX_WORD_BYTE, 1613*597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1614*597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1615*597fff5fSGirisha Dengi dst_addr, 1616*597fff5fSGirisha Dengi 2); 1617*597fff5fSGirisha Dengi 1618*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1619*597fff5fSGirisha Dengi } 1620*597fff5fSGirisha Dengi 1621*597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST: 1622*597fff5fSGirisha Dengi { 1623*597fff5fSGirisha Dengi status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6, 1624*597fff5fSGirisha Dengi x7); 1625*597fff5fSGirisha Dengi SMC_RET1(handle, status); 1626*597fff5fSGirisha Dengi } 1627*597fff5fSGirisha Dengi 1628204d5e67SSieu Mun Tang default: 1629204d5e67SSieu Mun Tang return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1630204d5e67SSieu Mun Tang cookie, handle, flags); 1631204d5e67SSieu Mun Tang } /* switch (smc_fid) */ 1632204d5e67SSieu Mun Tang } 1633204d5e67SSieu Mun Tang #endif 1634204d5e67SSieu Mun Tang 1635c76d4239SHadi Asyrafi /* 1636c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 1637c76d4239SHadi Asyrafi */ 1638c76d4239SHadi Asyrafi 1639ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 1640c76d4239SHadi Asyrafi u_register_t x1, 1641c76d4239SHadi Asyrafi u_register_t x2, 1642c76d4239SHadi Asyrafi u_register_t x3, 1643c76d4239SHadi Asyrafi u_register_t x4, 1644c76d4239SHadi Asyrafi void *cookie, 1645c76d4239SHadi Asyrafi void *handle, 1646c76d4239SHadi Asyrafi u_register_t flags) 1647c76d4239SHadi Asyrafi { 1648d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 1649d1740831SSieu Mun Tang uint32_t retval2 = 0; 165077902fcaSSieu Mun Tang uint32_t mbox_error = 0; 1651fcf906c9SBoon Khai Ng uint32_t err_states = 0; 1652fffcb25cSJit Loon Lim uint64_t retval64, rsu_respbuf[9]; 1653fffcb25cSJit Loon Lim uint32_t seu_respbuf[3]; 1654286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 1655a250c04bSSieu Mun Tang int mbox_status; 1656a250c04bSSieu Mun Tang unsigned int len_in_resp; 1657c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 1658f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 1659c76d4239SHadi Asyrafi switch (smc_fid) { 1660c76d4239SHadi Asyrafi case SIP_SVC_UID: 1661c76d4239SHadi Asyrafi /* Return UID to the caller */ 1662c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 166313d33d52SHadi Asyrafi 1664c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 1665fcf906c9SBoon Khai Ng status = intel_mailbox_fpga_config_isdone(&err_states); 1666fcf906c9SBoon Khai Ng SMC_RET4(handle, status, err_states, 0, 0); 166713d33d52SHadi Asyrafi 1668c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 1669c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1670c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 1671c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 1672c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 167313d33d52SHadi Asyrafi 1674c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 1675c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 1676c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 167713d33d52SHadi Asyrafi 1678c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 1679c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 1680c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 168113d33d52SHadi Asyrafi 1682c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 1683c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 1684aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 1685aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 1686c76d4239SHadi Asyrafi case 1: 1687c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1688c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 168913d33d52SHadi Asyrafi 1690c76d4239SHadi Asyrafi case 2: 1691c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1692c76d4239SHadi Asyrafi completed_addr[0], 1693c76d4239SHadi Asyrafi completed_addr[1], 0); 169413d33d52SHadi Asyrafi 1695c76d4239SHadi Asyrafi case 3: 1696c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1697c76d4239SHadi Asyrafi completed_addr[0], 1698c76d4239SHadi Asyrafi completed_addr[1], 1699c76d4239SHadi Asyrafi completed_addr[2]); 170013d33d52SHadi Asyrafi 1701c76d4239SHadi Asyrafi case 0: 1702c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 170313d33d52SHadi Asyrafi 1704c76d4239SHadi Asyrafi default: 1705cefb37ebSTien Hock, Loh mailbox_clear_response(); 1706c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 1707c76d4239SHadi Asyrafi } 170813d33d52SHadi Asyrafi 170913d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 1710aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 1711aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 171213d33d52SHadi Asyrafi 171313d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 1714aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 1715aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 171613d33d52SHadi Asyrafi 171713d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 171813d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 1719aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 1720aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 1721c76d4239SHadi Asyrafi 1722e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 1723e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 1724e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 1725e1f97d9cSHadi Asyrafi if (status) { 1726e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 1727e1f97d9cSHadi Asyrafi } else { 1728e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 1729e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 1730e1f97d9cSHadi Asyrafi } 1731e1f97d9cSHadi Asyrafi 1732e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 1733e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 1734e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 1735e1f97d9cSHadi Asyrafi 1736e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 1737e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 1738e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 1739e1f97d9cSHadi Asyrafi 1740e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 1741e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 1742aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 1743e1f97d9cSHadi Asyrafi if (status) { 1744e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 1745e1f97d9cSHadi Asyrafi } else { 1746aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 1747e1f97d9cSHadi Asyrafi } 1748e1f97d9cSHadi Asyrafi 174944eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 175044eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 175144eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 175244eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 175344eb782eSChee Hong Ang 175444eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 175544eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 175644eb782eSChee Hong Ang SMC_RET1(handle, status); 175744eb782eSChee Hong Ang 17588fb1b484SKah Jing Lee case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO: 17598fb1b484SKah Jing Lee status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf, 17608fb1b484SKah Jing Lee ARRAY_SIZE(rsu_respbuf)); 17618fb1b484SKah Jing Lee if (status) { 17628fb1b484SKah Jing Lee SMC_RET1(handle, status); 17638fb1b484SKah Jing Lee } else { 17648fb1b484SKah Jing Lee SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1], 17658fb1b484SKah Jing Lee rsu_respbuf[2], rsu_respbuf[3]); 17668fb1b484SKah Jing Lee } 17678fb1b484SKah Jing Lee 1768984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 1769984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 1770984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 1771984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 1772984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 1773984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 1774984e236eSSieu Mun Tang 1775984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 1776984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 1777984e236eSSieu Mun Tang SMC_RET1(handle, status); 1778984e236eSSieu Mun Tang 17794c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 17804c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 17814c26957bSChee Hong Ang 17824c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 17834c26957bSChee Hong Ang rsu_max_retry = x1; 17844c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 17854c26957bSChee Hong Ang 1786c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 1787c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 1788c703d752SSieu Mun Tang SMC_RET1(handle, status); 1789c703d752SSieu Mun Tang 1790b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 1791b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 1792b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 1793b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 1794b703facaSSieu Mun Tang 1795c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 1796c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 1797c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 1798c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 17990c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 18000c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 18010c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1802ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 1803ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 1804108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 18050c5d62adSHadi Asyrafi 180693a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 180793a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 180893a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 180993a5b97eSSieu Mun Tang 181002d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 181102d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 181202d3ef33SSieu Mun Tang 181302d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 181402d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 181502d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 181602d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 181702d3ef33SSieu Mun Tang } else { 181802d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 181902d3ef33SSieu Mun Tang } 182002d3ef33SSieu Mun Tang 182102d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 182202d3ef33SSieu Mun Tang 1823537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 1824537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1825537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1826537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 1827537ff052SSieu Mun Tang 1828537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 1829*597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 1830*597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0, 0); 1831537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 1832*597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 1833*597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0); 1834537ff052SSieu Mun Tang } else { 1835537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 1836537ff052SSieu Mun Tang } 1837537ff052SSieu Mun Tang 1838537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 1839537ff052SSieu Mun Tang 18404837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 18414837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 18424837a640SSieu Mun Tang &mbox_error); 18434837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 18444837a640SSieu Mun Tang 184524f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 184624f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 184724f9dc8aSSieu Mun Tang &send_id); 184824f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 184924f9dc8aSSieu Mun Tang 18504837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 1851*597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id); 18524837a640SSieu Mun Tang SMC_RET1(handle, status); 18534837a640SSieu Mun Tang 18544837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 18554837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 18564837a640SSieu Mun Tang SMC_RET1(handle, status); 18574837a640SSieu Mun Tang 18587facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 1859*597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3, 18607facacecSSieu Mun Tang &mbox_error); 18617facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 18627facacecSSieu Mun Tang 186311f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 186411f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 186511f4f030SSieu Mun Tang SMC_RET1(handle, status); 186611f4f030SSieu Mun Tang 1867ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 1868ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 1869ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 1870ad47f142SSieu Mun Tang 1871ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 1872ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 1873ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 1874ad47f142SSieu Mun Tang 1875d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 1876d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 1877d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1878d1740831SSieu Mun Tang 1879d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 1880d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 1881d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 1882d1740831SSieu Mun Tang 1883d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 1884d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 1885d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1886d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1887d1740831SSieu Mun Tang 1888d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 1889d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 1890d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1891d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1892d1740831SSieu Mun Tang 1893581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 1894*597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2, 1895581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 1896581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 1897581182c1SSieu Mun Tang 1898581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 1899*597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error); 1900581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1901581182c1SSieu Mun Tang 19026dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 19036dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 19046dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 19056dc00c24SSieu Mun Tang 19066dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 19076dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 19086dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 19096dc00c24SSieu Mun Tang 1910342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 1911342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 1912342a0618SSieu Mun Tang SMC_RET1(handle, status); 1913342a0618SSieu Mun Tang 1914342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 1915342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 1916342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1917342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1918342a0618SSieu Mun Tang 1919342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 1920342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 1921342a0618SSieu Mun Tang &mbox_error); 1922342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1923342a0618SSieu Mun Tang 1924342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 1925342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 1926342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1927342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1928342a0618SSieu Mun Tang 19297e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 19307e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 19317e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 19327e8249a2SSieu Mun Tang x4, x5, &mbox_error); 19337e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 19347e8249a2SSieu Mun Tang 193570a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 193670a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 193770a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1938*597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 1939*597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, false, 1940*597fff5fSGirisha Dengi &mbox_error, 0); 194170a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 194270a7e6afSSieu Mun Tang 19437e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 19447e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 19457e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1946*597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 1947*597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, true, 1948*597fff5fSGirisha Dengi &mbox_error, 0); 19497e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 19507e8249a2SSieu Mun Tang 19514687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 19524687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 19534687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 19544687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 19554687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 19564687021dSSieu Mun Tang &mbox_error, &send_id); 19574687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 19584687021dSSieu Mun Tang 19594687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 19604687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 19614687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 19624687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 19634687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 19644687021dSSieu Mun Tang &mbox_error, &send_id); 19654687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 19664687021dSSieu Mun Tang 1967c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 1968c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1969c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 1970c05ea296SSieu Mun Tang x4, x5, &mbox_error); 1971c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1972c05ea296SSieu Mun Tang 197370a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 197470a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 197570a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 197670a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 1977*597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 1978*597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, false, 1979*597fff5fSGirisha Dengi &mbox_error, 0); 198070a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 198170a7e6afSSieu Mun Tang 1982c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 1983c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1984c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1985c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 1986*597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 1987*597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, true, 1988*597fff5fSGirisha Dengi &mbox_error, 0); 1989c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 1990c05ea296SSieu Mun Tang 19914687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 19924687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 19934687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 19944687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 19954687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 19964687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 19974687021dSSieu Mun Tang false, &mbox_error, &send_id); 19984687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 19994687021dSSieu Mun Tang 20004687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 20014687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20024687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 20034687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 20044687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 20054687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 20064687021dSSieu Mun Tang true, &mbox_error, &send_id); 20074687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20084687021dSSieu Mun Tang 200907912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 201007912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 201107912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 201207912da1SSieu Mun Tang x4, x5, &mbox_error); 201307912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 201407912da1SSieu Mun Tang 20151d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 20161d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20171d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2018*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2019*597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2020*597fff5fSGirisha Dengi false, &mbox_error, 0); 20211d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20221d97dd74SSieu Mun Tang 202307912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 202407912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 202507912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2026*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2027*597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2028*597fff5fSGirisha Dengi true, &mbox_error, 0); 202907912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 203007912da1SSieu Mun Tang 20314687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 20324687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20334687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 20344687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 20354687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 20364687021dSSieu Mun Tang &mbox_error, &send_id); 20374687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20384687021dSSieu Mun Tang 20394687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 20404687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20414687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 20424687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 20434687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 20444687021dSSieu Mun Tang &mbox_error, &send_id); 20454687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20464687021dSSieu Mun Tang 204769254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 204869254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 204969254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 205069254105SSieu Mun Tang x4, x5, &mbox_error); 205169254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 205269254105SSieu Mun Tang 205369254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 205469254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 205569254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2056*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2, 2057*597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, 2058*597fff5fSGirisha Dengi &mbox_error); 205969254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 206069254105SSieu Mun Tang 20617e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 20627e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20637e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 20647e25eb87SSieu Mun Tang x4, x5, &mbox_error); 20657e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 20667e25eb87SSieu Mun Tang 20677e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 20687e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20697e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2070*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1, 2071*597fff5fSGirisha Dengi x2, x3, x4, x5, (uint32_t *) &x6, 2072*597fff5fSGirisha Dengi &mbox_error); 20737e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20747e25eb87SSieu Mun Tang 207558305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 207658305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 207758305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 207858305060SSieu Mun Tang x4, x5, &mbox_error); 207958305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 208058305060SSieu Mun Tang 20811d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 20821d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20831d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 20841d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 20851d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2086*597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2087*597fff5fSGirisha Dengi (uint32_t *) &x6, x7, false, 2088*597fff5fSGirisha Dengi &mbox_error, 0); 20891d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20901d97dd74SSieu Mun Tang 20914687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 20924687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20934687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 20944687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 20954687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 20964687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 20974687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 20984687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 20994687021dSSieu Mun Tang 21004687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 21014687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 21024687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 21034687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 21044687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 21054687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 21064687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 21074687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 21084687021dSSieu Mun Tang 210958305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 211058305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 211158305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 211258305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 21131d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2114*597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2115*597fff5fSGirisha Dengi (uint32_t *) &x6, x7, true, 2116*597fff5fSGirisha Dengi &mbox_error, 0); 211758305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 211807912da1SSieu Mun Tang 2119d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 2120d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2121d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 2122d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 2123d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2124d2fee94aSSieu Mun Tang 2125d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 2126*597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize( 2127*597fff5fSGirisha Dengi INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0, 2128*597fff5fSGirisha Dengi x1, x2, x3, (uint32_t *) &x4, &mbox_error); 2129d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2130d2fee94aSSieu Mun Tang 213149446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 213249446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 213349446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 213449446866SSieu Mun Tang x4, x5, &mbox_error); 213549446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 213649446866SSieu Mun Tang 213749446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 213849446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 213949446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2140*597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3, 214149446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 214249446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 214349446866SSieu Mun Tang 21446726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 21456726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 21466726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 21476726390eSSieu Mun Tang &mbox_error); 21486726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 21496726390eSSieu Mun Tang 2150dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 2151dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2152dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2153*597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2154*597fff5fSGirisha Dengi x3, x4, x5, x6, 0, false, &send_id, 0, 0); 2155dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 2156dcb144f1SSieu Mun Tang 21576726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 21586726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 21596726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2160*597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2161*597fff5fSGirisha Dengi x3, x4, x5, x6, 0, true, &send_id, 0, 0); 21626726390eSSieu Mun Tang SMC_RET1(handle, status); 21636726390eSSieu Mun Tang 2164ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2165ea906b9bSSieu Mun Tang case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG: 2166ea906b9bSSieu Mun Tang status = intel_smmu_hps_remapper_config(x1); 2167ea906b9bSSieu Mun Tang SMC_RET1(handle, status); 2168ea906b9bSSieu Mun Tang #endif 2169ea906b9bSSieu Mun Tang 217077902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 217177902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 217277902fcaSSieu Mun Tang &mbox_error); 217377902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 217477902fcaSSieu Mun Tang 2175f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 2176f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 2177f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 2178f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 2179f0c40b89SSieu Mun Tang 218091239f2cSJit Loon Lim case INTEL_SIP_SMC_SEU_ERR_STATUS: 218191239f2cSJit Loon Lim status = intel_sdm_seu_err_read(seu_respbuf, 218291239f2cSJit Loon Lim ARRAY_SIZE(seu_respbuf)); 218391239f2cSJit Loon Lim if (status) { 218491239f2cSJit Loon Lim SMC_RET1(handle, status); 218591239f2cSJit Loon Lim } else { 218691239f2cSJit Loon Lim SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); 218791239f2cSJit Loon Lim } 218891239f2cSJit Loon Lim 2189fffcb25cSJit Loon Lim case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR: 2190fffcb25cSJit Loon Lim status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2); 2191fffcb25cSJit Loon Lim SMC_RET1(handle, status); 2192fffcb25cSJit Loon Lim 2193c76d4239SHadi Asyrafi default: 2194c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 2195c76d4239SHadi Asyrafi cookie, handle, flags); 2196c76d4239SHadi Asyrafi } 2197c76d4239SHadi Asyrafi } 2198c76d4239SHadi Asyrafi 2199ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 2200ad47f142SSieu Mun Tang u_register_t x1, 2201ad47f142SSieu Mun Tang u_register_t x2, 2202ad47f142SSieu Mun Tang u_register_t x3, 2203ad47f142SSieu Mun Tang u_register_t x4, 2204ad47f142SSieu Mun Tang void *cookie, 2205ad47f142SSieu Mun Tang void *handle, 2206ad47f142SSieu Mun Tang u_register_t flags) 2207ad47f142SSieu Mun Tang { 2208ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 2209ad47f142SSieu Mun Tang 2210ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 2211ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 2212ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 2213ad47f142SSieu Mun Tang cookie, handle, flags); 2214204d5e67SSieu Mun Tang } 2215204d5e67SSieu Mun Tang #if SIP_SVC_V3 2216204d5e67SSieu Mun Tang else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) && 2217204d5e67SSieu Mun Tang (cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) { 2218204d5e67SSieu Mun Tang uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4, 2219204d5e67SSieu Mun Tang cookie, handle, flags); 2220204d5e67SSieu Mun Tang return ret; 2221204d5e67SSieu Mun Tang } 2222204d5e67SSieu Mun Tang #endif 2223204d5e67SSieu Mun Tang else { 2224ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 2225ad47f142SSieu Mun Tang cookie, handle, flags); 2226ad47f142SSieu Mun Tang } 2227ad47f142SSieu Mun Tang } 2228ad47f142SSieu Mun Tang 2229c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2230c76d4239SHadi Asyrafi socfpga_sip_svc, 2231c76d4239SHadi Asyrafi OEN_SIP_START, 2232c76d4239SHadi Asyrafi OEN_SIP_END, 2233c76d4239SHadi Asyrafi SMC_TYPE_FAST, 2234c76d4239SHadi Asyrafi NULL, 2235c76d4239SHadi Asyrafi sip_smc_handler 2236c76d4239SHadi Asyrafi ); 2237c76d4239SHadi Asyrafi 2238c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2239c76d4239SHadi Asyrafi socfpga_sip_svc_std, 2240c76d4239SHadi Asyrafi OEN_SIP_START, 2241c76d4239SHadi Asyrafi OEN_SIP_END, 2242c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 2243c76d4239SHadi Asyrafi NULL, 2244c76d4239SHadi Asyrafi sip_smc_handler 2245c76d4239SHadi Asyrafi ); 2246