xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 4c26957be253a7ab3acb316f42bf3ee10c409ed2)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
26ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static bool is_full_reconfig;
27c76d4239SHadi Asyrafi 
2844eb782eSChee Hong Ang /* RSU DCMF version */
2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
3044eb782eSChee Hong Ang 
31*4c26957bSChee Hong Ang /* RSU Max Retry */
32*4c26957bSChee Hong Ang static uint32_t rsu_max_retry;
33c76d4239SHadi Asyrafi 
34c76d4239SHadi Asyrafi /*  SiP Service UUID */
35c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
36c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
37c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
38c76d4239SHadi Asyrafi 
39e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
40c76d4239SHadi Asyrafi 				   uint64_t x1,
41c76d4239SHadi Asyrafi 				   uint64_t x2,
42c76d4239SHadi Asyrafi 				   uint64_t x3,
43c76d4239SHadi Asyrafi 				   uint64_t x4,
44c76d4239SHadi Asyrafi 				   void *cookie,
45c76d4239SHadi Asyrafi 				   void *handle,
46c76d4239SHadi Asyrafi 				   uint64_t flags)
47c76d4239SHadi Asyrafi {
48c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
49c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
50c76d4239SHadi Asyrafi }
51c76d4239SHadi Asyrafi 
52c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
53c76d4239SHadi Asyrafi 
547c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
55c76d4239SHadi Asyrafi {
56ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
59c76d4239SHadi Asyrafi 		args[0] = (1<<8);
60c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
617c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
62c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
63c76d4239SHadi Asyrafi 			current_buffer++;
64c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
657c58fd4eSHadi Asyrafi 		} else
66c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
677c58fd4eSHadi Asyrafi 
687c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
69aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
70d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
717c58fd4eSHadi Asyrafi 
72c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
73c76d4239SHadi Asyrafi 		max_blocks--;
74c76d4239SHadi Asyrafi 	}
757c58fd4eSHadi Asyrafi 
767c58fd4eSHadi Asyrafi 	return !max_blocks;
77c76d4239SHadi Asyrafi }
78c76d4239SHadi Asyrafi 
79c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
80c76d4239SHadi Asyrafi {
817c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
827c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
837c58fd4eSHadi Asyrafi 			&fpga_config_buffers[current_buffer]))
847c58fd4eSHadi Asyrafi 			break;
85c76d4239SHadi Asyrafi 	return 0;
86c76d4239SHadi Asyrafi }
87c76d4239SHadi Asyrafi 
88dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
89c76d4239SHadi Asyrafi {
90dfdd38c2SHadi Asyrafi 	uint32_t ret;
91dfdd38c2SHadi Asyrafi 
92dfdd38c2SHadi Asyrafi 	if (query_type == 1)
93a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
94dfdd38c2SHadi Asyrafi 	else
95a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
967c58fd4eSHadi Asyrafi 
977c58fd4eSHadi Asyrafi 	if (ret) {
987c58fd4eSHadi Asyrafi 		if (ret == MBOX_CFGSTAT_STATE_CONFIG)
997c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
1007c58fd4eSHadi Asyrafi 		else
1017c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1027c58fd4eSHadi Asyrafi 	}
1037c58fd4eSHadi Asyrafi 
1049c8f3af5SHadi Asyrafi 	if (query_type != 1) {
1059c8f3af5SHadi Asyrafi 		/* full reconfiguration */
106ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		if (is_full_reconfig)
1079c8f3af5SHadi Asyrafi 			socfpga_bridges_enable();	/* Enable bridge */
1089c8f3af5SHadi Asyrafi 	}
1099c8f3af5SHadi Asyrafi 
1107c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
111c76d4239SHadi Asyrafi }
112c76d4239SHadi Asyrafi 
113c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
114c76d4239SHadi Asyrafi {
115c76d4239SHadi Asyrafi 	int i;
116c76d4239SHadi Asyrafi 
117c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
118c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
119c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
120c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
121c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
122c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
123c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
124c76d4239SHadi Asyrafi 				current_block++;
125c76d4239SHadi Asyrafi 				*buffer_addr_completed =
126c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
127c76d4239SHadi Asyrafi 				return 0;
128c76d4239SHadi Asyrafi 			}
129c76d4239SHadi Asyrafi 		}
130c76d4239SHadi Asyrafi 	}
131c76d4239SHadi Asyrafi 
132c76d4239SHadi Asyrafi 	return -1;
133c76d4239SHadi Asyrafi }
134c76d4239SHadi Asyrafi 
135e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
136aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
137c76d4239SHadi Asyrafi {
138c76d4239SHadi Asyrafi 	uint32_t resp[5];
139a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
140a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
141c76d4239SHadi Asyrafi 	int all_completed = 1;
142a250c04bSSieu Mun Tang 	*count = 0;
143c76d4239SHadi Asyrafi 
144cefb37ebSTien Hock, Loh 	while (*count < 3) {
145c76d4239SHadi Asyrafi 
146a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
147a250c04bSSieu Mun Tang 				resp, &resp_len);
148c76d4239SHadi Asyrafi 
149286b96f4SSieu Mun Tang 		if (status < 0) {
150cefb37ebSTien Hock, Loh 			break;
151286b96f4SSieu Mun Tang 		}
152c76d4239SHadi Asyrafi 
153c76d4239SHadi Asyrafi 		max_blocks++;
154cefb37ebSTien Hock, Loh 
155c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
156286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
157c76d4239SHadi Asyrafi 			*count = *count + 1;
158286b96f4SSieu Mun Tang 		} else {
159c76d4239SHadi Asyrafi 			break;
160c76d4239SHadi Asyrafi 		}
161286b96f4SSieu Mun Tang 	}
162c76d4239SHadi Asyrafi 
163c76d4239SHadi Asyrafi 	if (*count <= 0) {
164286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
165286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
166cefb37ebSTien Hock, Loh 			mailbox_clear_response();
167c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
168c76d4239SHadi Asyrafi 		}
169c76d4239SHadi Asyrafi 
170c76d4239SHadi Asyrafi 		*count = 0;
171c76d4239SHadi Asyrafi 	}
172c76d4239SHadi Asyrafi 
173c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
174c76d4239SHadi Asyrafi 
175c76d4239SHadi Asyrafi 	if (*count > 0)
176c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
177c76d4239SHadi Asyrafi 	else if (*count == 0)
178c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
179c76d4239SHadi Asyrafi 
180c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
181c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
182c76d4239SHadi Asyrafi 			all_completed = 0;
183c76d4239SHadi Asyrafi 			break;
184c76d4239SHadi Asyrafi 		}
185c76d4239SHadi Asyrafi 	}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 	if (all_completed == 1)
188c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
189c76d4239SHadi Asyrafi 
190c76d4239SHadi Asyrafi 	return status;
191c76d4239SHadi Asyrafi }
192c76d4239SHadi Asyrafi 
193ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int intel_fpga_config_start(uint32_t type)
194c76d4239SHadi Asyrafi {
195a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
196c76d4239SHadi Asyrafi 	uint32_t response[3];
197c76d4239SHadi Asyrafi 	int status = 0;
198a250c04bSSieu Mun Tang 	unsigned int size = 0;
199a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
200c76d4239SHadi Asyrafi 
201ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if ((config_type)type == FULL_CONFIG) {
202ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		is_full_reconfig = true;
203ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2049c8f3af5SHadi Asyrafi 
205cefb37ebSTien Hock, Loh 	mailbox_clear_response();
206cefb37ebSTien Hock, Loh 
207a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
208a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
209cefb37ebSTien Hock, Loh 
210a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
211a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
212c76d4239SHadi Asyrafi 
213c76d4239SHadi Asyrafi 	if (status < 0)
214c76d4239SHadi Asyrafi 		return status;
215c76d4239SHadi Asyrafi 
216c76d4239SHadi Asyrafi 	max_blocks = response[0];
217c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
218c76d4239SHadi Asyrafi 
219c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
220c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
221c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
222c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
223c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
224c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
225c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
226c76d4239SHadi Asyrafi 	}
227c76d4239SHadi Asyrafi 
228c76d4239SHadi Asyrafi 	blocks_submitted = 0;
229c76d4239SHadi Asyrafi 	current_block = 0;
230cefb37ebSTien Hock, Loh 	read_block = 0;
231c76d4239SHadi Asyrafi 	current_buffer = 0;
232c76d4239SHadi Asyrafi 
2339c8f3af5SHadi Asyrafi 	/* full reconfiguration */
234ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if (is_full_reconfig) {
2359c8f3af5SHadi Asyrafi 		/* Disable bridge */
2369c8f3af5SHadi Asyrafi 		socfpga_bridges_disable();
2379c8f3af5SHadi Asyrafi 	}
2389c8f3af5SHadi Asyrafi 
239c76d4239SHadi Asyrafi 	return 0;
240c76d4239SHadi Asyrafi }
241c76d4239SHadi Asyrafi 
2427c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2437c58fd4eSHadi Asyrafi {
2447c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
2457c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested)
2467c58fd4eSHadi Asyrafi 			return false;
2477c58fd4eSHadi Asyrafi 	return true;
2487c58fd4eSHadi Asyrafi }
2497c58fd4eSHadi Asyrafi 
250aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2517c58fd4eSHadi Asyrafi {
25212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
25312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
25412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
2551a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (size > (UINT64_MAX - addr))
2567c58fd4eSHadi Asyrafi 		return false;
257a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (addr < BL31_LIMIT)
2581a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2591a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (addr + size > DRAM_BASE + DRAM_SIZE)
2601a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2611a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2621a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2637c58fd4eSHadi Asyrafi }
264c76d4239SHadi Asyrafi 
265e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
266c76d4239SHadi Asyrafi {
2677c58fd4eSHadi Asyrafi 	int i;
268c76d4239SHadi Asyrafi 
2697c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
270c76d4239SHadi Asyrafi 
2711a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
2727c58fd4eSHadi Asyrafi 		is_fpga_config_buffer_full())
2737c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
274c76d4239SHadi Asyrafi 
275c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2767c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2777c58fd4eSHadi Asyrafi 
2787c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2797c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2807c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
2817c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
2827c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
2837c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
284c76d4239SHadi Asyrafi 				blocks_submitted++;
2857c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
286c76d4239SHadi Asyrafi 			break;
287c76d4239SHadi Asyrafi 		}
288c76d4239SHadi Asyrafi 	}
289c76d4239SHadi Asyrafi 
2907c58fd4eSHadi Asyrafi 	if (is_fpga_config_buffer_full())
2917c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
292c76d4239SHadi Asyrafi 
2937c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
294c76d4239SHadi Asyrafi }
295c76d4239SHadi Asyrafi 
29613d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
29713d33d52SHadi Asyrafi {
2987e954dfcSSiew Chin Lim #if DEBUG
2997e954dfcSSiew Chin Lim 	return 0;
3007e954dfcSSiew Chin Lim #endif
3017e954dfcSSiew Chin Lim 
30213d33d52SHadi Asyrafi 	switch (reg_addr) {
30313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
30413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
30513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
30613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
30713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
30813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
30913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
31013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
31113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
31213d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
31313d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
31413d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
31513d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
31613d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
31713d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
31813d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
31913d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
32013d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
32113d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
32213d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
32313d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
32413d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
32513d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
32613d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
32713d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
32813d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
32913d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
33013d33d52SHadi Asyrafi 		return 0;
33113d33d52SHadi Asyrafi 
33213d33d52SHadi Asyrafi 	default:
33313d33d52SHadi Asyrafi 		break;
33413d33d52SHadi Asyrafi 	}
33513d33d52SHadi Asyrafi 
33613d33d52SHadi Asyrafi 	return -1;
33713d33d52SHadi Asyrafi }
33813d33d52SHadi Asyrafi 
33913d33d52SHadi Asyrafi /* Secure register access */
34013d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
34113d33d52SHadi Asyrafi {
34213d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
34313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
34413d33d52SHadi Asyrafi 
34513d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
34613d33d52SHadi Asyrafi 
34713d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
34813d33d52SHadi Asyrafi }
34913d33d52SHadi Asyrafi 
35013d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
35113d33d52SHadi Asyrafi 				uint32_t *retval)
35213d33d52SHadi Asyrafi {
35313d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
35413d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
35513d33d52SHadi Asyrafi 
35613d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
35713d33d52SHadi Asyrafi 
35813d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
35913d33d52SHadi Asyrafi }
36013d33d52SHadi Asyrafi 
36113d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
36213d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
36313d33d52SHadi Asyrafi {
36413d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
36513d33d52SHadi Asyrafi 		*retval &= ~mask;
366c9c07099SSiew Chin Lim 		*retval |= val & mask;
36713d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
36813d33d52SHadi Asyrafi 	}
36913d33d52SHadi Asyrafi 
37013d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
37113d33d52SHadi Asyrafi }
37213d33d52SHadi Asyrafi 
373e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
374e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
375e1f97d9cSHadi Asyrafi 
376d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
377e1f97d9cSHadi Asyrafi {
378e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
379960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
380e1f97d9cSHadi Asyrafi 
381e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
382e1f97d9cSHadi Asyrafi }
383e1f97d9cSHadi Asyrafi 
384e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
385e1f97d9cSHadi Asyrafi {
386e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
387e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
388e1f97d9cSHadi Asyrafi }
389e1f97d9cSHadi Asyrafi 
390ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
391e1f97d9cSHadi Asyrafi {
392a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (mailbox_hps_stage_notify(execution_stage) < 0)
393960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
394e1f97d9cSHadi Asyrafi 
395e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
396e1f97d9cSHadi Asyrafi }
397e1f97d9cSHadi Asyrafi 
398e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
399e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
400e1f97d9cSHadi Asyrafi {
401e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
402960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
403e1f97d9cSHadi Asyrafi 
404e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
405e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
406e1f97d9cSHadi Asyrafi }
407e1f97d9cSHadi Asyrafi 
40844eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
40944eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
41044eb782eSChee Hong Ang {
41144eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
41244eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
41344eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
41444eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
41544eb782eSChee Hong Ang 
41644eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
41744eb782eSChee Hong Ang }
41844eb782eSChee Hong Ang 
4190c5d62adSHadi Asyrafi /* Mailbox services */
420a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
421a250c04bSSieu Mun Tang 				unsigned int len,
422d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 				uint32_t urgent, uint32_t *response,
423a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
424a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
4250c5d62adSHadi Asyrafi {
4261a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
4271a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*mbox_status = 0;
4281a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4291a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len))
4301a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
4311a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4320c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
433a250c04bSSieu Mun Tang 				      response, &resp_len);
4340c5d62adSHadi Asyrafi 
4350c5d62adSHadi Asyrafi 	if (status < 0) {
4360c5d62adSHadi Asyrafi 		*mbox_status = -status;
4370c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
4380c5d62adSHadi Asyrafi 	}
4390c5d62adSHadi Asyrafi 
4400c5d62adSHadi Asyrafi 	*mbox_status = 0;
441a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
4420c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
4430c5d62adSHadi Asyrafi }
4440c5d62adSHadi Asyrafi 
445b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi /* Miscellaneous HPS services */
446b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_hps_set_bridges(uint64_t enable)
447b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi {
448b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	if (enable != 0U) {
449b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		socfpga_bridges_enable();
450b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	} else {
451b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		socfpga_bridges_disable();
452b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	}
453b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
454b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
455b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi }
456b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
457c76d4239SHadi Asyrafi /*
458c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
459c76d4239SHadi Asyrafi  */
460c76d4239SHadi Asyrafi 
461c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
462c76d4239SHadi Asyrafi 			 u_register_t x1,
463c76d4239SHadi Asyrafi 			 u_register_t x2,
464c76d4239SHadi Asyrafi 			 u_register_t x3,
465c76d4239SHadi Asyrafi 			 u_register_t x4,
466c76d4239SHadi Asyrafi 			 void *cookie,
467c76d4239SHadi Asyrafi 			 void *handle,
468c76d4239SHadi Asyrafi 			 u_register_t flags)
469c76d4239SHadi Asyrafi {
470aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t retval = 0;
47177902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
472c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
47377902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
474286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
475a250c04bSSieu Mun Tang 	int mbox_status;
476a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
4770c5d62adSHadi Asyrafi 	u_register_t x5, x6;
478f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
479c76d4239SHadi Asyrafi 	switch (smc_fid) {
480c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
481c76d4239SHadi Asyrafi 		/* Return UID to the caller */
482c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
48313d33d52SHadi Asyrafi 
484c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
485dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
486c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
48713d33d52SHadi Asyrafi 
488c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
489c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
490c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
491c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
492c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
49313d33d52SHadi Asyrafi 
494c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
495c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
496c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
49713d33d52SHadi Asyrafi 
498c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
499c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
500c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
50113d33d52SHadi Asyrafi 
502c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
503c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
504aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
505aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
506c76d4239SHadi Asyrafi 		case 1:
507c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
508c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
50913d33d52SHadi Asyrafi 
510c76d4239SHadi Asyrafi 		case 2:
511c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
512c76d4239SHadi Asyrafi 				completed_addr[0],
513c76d4239SHadi Asyrafi 				completed_addr[1], 0);
51413d33d52SHadi Asyrafi 
515c76d4239SHadi Asyrafi 		case 3:
516c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
517c76d4239SHadi Asyrafi 				completed_addr[0],
518c76d4239SHadi Asyrafi 				completed_addr[1],
519c76d4239SHadi Asyrafi 				completed_addr[2]);
52013d33d52SHadi Asyrafi 
521c76d4239SHadi Asyrafi 		case 0:
522c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
52313d33d52SHadi Asyrafi 
524c76d4239SHadi Asyrafi 		default:
525cefb37ebSTien Hock, Loh 			mailbox_clear_response();
526c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
527c76d4239SHadi Asyrafi 		}
52813d33d52SHadi Asyrafi 
52913d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
530aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
531aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
53213d33d52SHadi Asyrafi 
53313d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
534aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
535aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
53613d33d52SHadi Asyrafi 
53713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
53813d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
539aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
540aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
541c76d4239SHadi Asyrafi 
542e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
543e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
544e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
545e1f97d9cSHadi Asyrafi 		if (status) {
546e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
547e1f97d9cSHadi Asyrafi 		} else {
548e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
549e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
550e1f97d9cSHadi Asyrafi 		}
551e1f97d9cSHadi Asyrafi 
552e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
553e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
554e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
555e1f97d9cSHadi Asyrafi 
556e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
557e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
558e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
559e1f97d9cSHadi Asyrafi 
560e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
561e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
562aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
563e1f97d9cSHadi Asyrafi 		if (status) {
564e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
565e1f97d9cSHadi Asyrafi 		} else {
566aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
567e1f97d9cSHadi Asyrafi 		}
568e1f97d9cSHadi Asyrafi 
56944eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
57044eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
57144eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
57244eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
57344eb782eSChee Hong Ang 
57444eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
57544eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
57644eb782eSChee Hong Ang 		SMC_RET1(handle, status);
57744eb782eSChee Hong Ang 
578*4c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
579*4c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
580*4c26957bSChee Hong Ang 
581*4c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
582*4c26957bSChee Hong Ang 		rsu_max_retry = x1;
583*4c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
584*4c26957bSChee Hong Ang 
585c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
586c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
587c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
588c703d752SSieu Mun Tang 
5890c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
5900c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
5910c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
592ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
5930c5d62adSHadi Asyrafi 					     (uint32_t *)x5, x6, &mbox_status,
5940c5d62adSHadi Asyrafi 					     &len_in_resp);
595108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
5960c5d62adSHadi Asyrafi 
59777902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
59877902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
59977902fcaSSieu Mun Tang 							&mbox_error);
60077902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
60177902fcaSSieu Mun Tang 
602f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
603f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
604f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
605f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
606f0c40b89SSieu Mun Tang 
607b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
608b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_hps_set_bridges(x1);
609b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET1(handle, status);
610b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
611c76d4239SHadi Asyrafi 	default:
612c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
613c76d4239SHadi Asyrafi 			cookie, handle, flags);
614c76d4239SHadi Asyrafi 	}
615c76d4239SHadi Asyrafi }
616c76d4239SHadi Asyrafi 
617c76d4239SHadi Asyrafi DECLARE_RT_SVC(
618c76d4239SHadi Asyrafi 	socfpga_sip_svc,
619c76d4239SHadi Asyrafi 	OEN_SIP_START,
620c76d4239SHadi Asyrafi 	OEN_SIP_END,
621c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
622c76d4239SHadi Asyrafi 	NULL,
623c76d4239SHadi Asyrafi 	sip_smc_handler
624c76d4239SHadi Asyrafi );
625c76d4239SHadi Asyrafi 
626c76d4239SHadi Asyrafi DECLARE_RT_SVC(
627c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
628c76d4239SHadi Asyrafi 	OEN_SIP_START,
629c76d4239SHadi Asyrafi 	OEN_SIP_END,
630c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
631c76d4239SHadi Asyrafi 	NULL,
632c76d4239SHadi Asyrafi 	sip_smc_handler
633c76d4239SHadi Asyrafi );
634