1c76d4239SHadi Asyrafi /* 212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 17c76d4239SHadi Asyrafi 18c76d4239SHadi Asyrafi 19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 21c76d4239SHadi Asyrafi 22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 26*276a4366SSieu Mun Tang static bool bridge_disable; 27c76d4239SHadi Asyrafi 28984e236eSSieu Mun Tang /* RSU static variables */ 2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 3044eb782eSChee Hong Ang 314c26957bSChee Hong Ang /* RSU Max Retry */ 324c26957bSChee Hong Ang static uint32_t rsu_max_retry; 33984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 34c76d4239SHadi Asyrafi 35c76d4239SHadi Asyrafi /* SiP Service UUID */ 36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 37c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 38c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 39c76d4239SHadi Asyrafi 40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 41c76d4239SHadi Asyrafi uint64_t x1, 42c76d4239SHadi Asyrafi uint64_t x2, 43c76d4239SHadi Asyrafi uint64_t x3, 44c76d4239SHadi Asyrafi uint64_t x4, 45c76d4239SHadi Asyrafi void *cookie, 46c76d4239SHadi Asyrafi void *handle, 47c76d4239SHadi Asyrafi uint64_t flags) 48c76d4239SHadi Asyrafi { 49c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 50c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 51c76d4239SHadi Asyrafi } 52c76d4239SHadi Asyrafi 53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 54c76d4239SHadi Asyrafi 557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 56c76d4239SHadi Asyrafi { 57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 58c76d4239SHadi Asyrafi 59c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 60c76d4239SHadi Asyrafi args[0] = (1<<8); 61c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 627c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 63c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 64c76d4239SHadi Asyrafi current_buffer++; 65c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 667c58fd4eSHadi Asyrafi } else 67c76d4239SHadi Asyrafi args[2] = bytes_per_block; 687c58fd4eSHadi Asyrafi 697c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 70aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 71d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 727c58fd4eSHadi Asyrafi 73c76d4239SHadi Asyrafi buffer->subblocks_sent++; 74c76d4239SHadi Asyrafi max_blocks--; 75c76d4239SHadi Asyrafi } 767c58fd4eSHadi Asyrafi 777c58fd4eSHadi Asyrafi return !max_blocks; 78c76d4239SHadi Asyrafi } 79c76d4239SHadi Asyrafi 80c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 81c76d4239SHadi Asyrafi { 827c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 837c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 847c58fd4eSHadi Asyrafi &fpga_config_buffers[current_buffer])) 857c58fd4eSHadi Asyrafi break; 86c76d4239SHadi Asyrafi return 0; 87c76d4239SHadi Asyrafi } 88c76d4239SHadi Asyrafi 89dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type) 90c76d4239SHadi Asyrafi { 91dfdd38c2SHadi Asyrafi uint32_t ret; 92dfdd38c2SHadi Asyrafi 93dfdd38c2SHadi Asyrafi if (query_type == 1) 94a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false); 95dfdd38c2SHadi Asyrafi else 96a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true); 977c58fd4eSHadi Asyrafi 987c58fd4eSHadi Asyrafi if (ret) { 997c58fd4eSHadi Asyrafi if (ret == MBOX_CFGSTAT_STATE_CONFIG) 1007c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 1017c58fd4eSHadi Asyrafi else 1027c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1037c58fd4eSHadi Asyrafi } 1047c58fd4eSHadi Asyrafi 105*276a4366SSieu Mun Tang if (bridge_disable) { 1069c8f3af5SHadi Asyrafi socfpga_bridges_enable(); /* Enable bridge */ 107*276a4366SSieu Mun Tang bridge_disable = false; 1089c8f3af5SHadi Asyrafi } 1099c8f3af5SHadi Asyrafi 1107c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 111c76d4239SHadi Asyrafi } 112c76d4239SHadi Asyrafi 113c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 114c76d4239SHadi Asyrafi { 115c76d4239SHadi Asyrafi int i; 116c76d4239SHadi Asyrafi 117c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 118c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 119c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 120c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 121c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 122c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 123c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 124c76d4239SHadi Asyrafi current_block++; 125c76d4239SHadi Asyrafi *buffer_addr_completed = 126c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 127c76d4239SHadi Asyrafi return 0; 128c76d4239SHadi Asyrafi } 129c76d4239SHadi Asyrafi } 130c76d4239SHadi Asyrafi } 131c76d4239SHadi Asyrafi 132c76d4239SHadi Asyrafi return -1; 133c76d4239SHadi Asyrafi } 134c76d4239SHadi Asyrafi 135e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 136aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 137c76d4239SHadi Asyrafi { 138c76d4239SHadi Asyrafi uint32_t resp[5]; 139a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 140a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 141c76d4239SHadi Asyrafi int all_completed = 1; 142a250c04bSSieu Mun Tang *count = 0; 143c76d4239SHadi Asyrafi 144cefb37ebSTien Hock, Loh while (*count < 3) { 145c76d4239SHadi Asyrafi 146a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 147a250c04bSSieu Mun Tang resp, &resp_len); 148c76d4239SHadi Asyrafi 149286b96f4SSieu Mun Tang if (status < 0) { 150cefb37ebSTien Hock, Loh break; 151286b96f4SSieu Mun Tang } 152c76d4239SHadi Asyrafi 153c76d4239SHadi Asyrafi max_blocks++; 154cefb37ebSTien Hock, Loh 155c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 156286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 157c76d4239SHadi Asyrafi *count = *count + 1; 158286b96f4SSieu Mun Tang } else { 159c76d4239SHadi Asyrafi break; 160c76d4239SHadi Asyrafi } 161286b96f4SSieu Mun Tang } 162c76d4239SHadi Asyrafi 163c76d4239SHadi Asyrafi if (*count <= 0) { 164286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 165286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 166cefb37ebSTien Hock, Loh mailbox_clear_response(); 167c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 168c76d4239SHadi Asyrafi } 169c76d4239SHadi Asyrafi 170c76d4239SHadi Asyrafi *count = 0; 171c76d4239SHadi Asyrafi } 172c76d4239SHadi Asyrafi 173c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 174c76d4239SHadi Asyrafi 175c76d4239SHadi Asyrafi if (*count > 0) 176c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 177c76d4239SHadi Asyrafi else if (*count == 0) 178c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 179c76d4239SHadi Asyrafi 180c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 181c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 182c76d4239SHadi Asyrafi all_completed = 0; 183c76d4239SHadi Asyrafi break; 184c76d4239SHadi Asyrafi } 185c76d4239SHadi Asyrafi } 186c76d4239SHadi Asyrafi 187c76d4239SHadi Asyrafi if (all_completed == 1) 188c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 189c76d4239SHadi Asyrafi 190c76d4239SHadi Asyrafi return status; 191c76d4239SHadi Asyrafi } 192c76d4239SHadi Asyrafi 193*276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 194c76d4239SHadi Asyrafi { 195a250c04bSSieu Mun Tang uint32_t argument = 0x1; 196c76d4239SHadi Asyrafi uint32_t response[3]; 197c76d4239SHadi Asyrafi int status = 0; 198a250c04bSSieu Mun Tang unsigned int size = 0; 199a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 200c76d4239SHadi Asyrafi 201*276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 202*276a4366SSieu Mun Tang bridge_disable = true; 203*276a4366SSieu Mun Tang } 204*276a4366SSieu Mun Tang 205*276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 206*276a4366SSieu Mun Tang size = 1; 207*276a4366SSieu Mun Tang bridge_disable = false; 208ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2099c8f3af5SHadi Asyrafi 210cefb37ebSTien Hock, Loh mailbox_clear_response(); 211cefb37ebSTien Hock, Loh 212a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 213a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 214cefb37ebSTien Hock, Loh 215a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 216a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 217c76d4239SHadi Asyrafi 218e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 219*276a4366SSieu Mun Tang bridge_disable = false; 220e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 221e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 222c76d4239SHadi Asyrafi 223c76d4239SHadi Asyrafi max_blocks = response[0]; 224c76d4239SHadi Asyrafi bytes_per_block = response[1]; 225c76d4239SHadi Asyrafi 226c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 227c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 228c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 229c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 230c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 231c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 232c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 233c76d4239SHadi Asyrafi } 234c76d4239SHadi Asyrafi 235c76d4239SHadi Asyrafi blocks_submitted = 0; 236c76d4239SHadi Asyrafi current_block = 0; 237cefb37ebSTien Hock, Loh read_block = 0; 238c76d4239SHadi Asyrafi current_buffer = 0; 239c76d4239SHadi Asyrafi 240*276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 241*276a4366SSieu Mun Tang if (bridge_disable) { 2429c8f3af5SHadi Asyrafi socfpga_bridges_disable(); 2439c8f3af5SHadi Asyrafi } 2449c8f3af5SHadi Asyrafi 245e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 246c76d4239SHadi Asyrafi } 247c76d4239SHadi Asyrafi 2487c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2497c58fd4eSHadi Asyrafi { 2507c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 2517c58fd4eSHadi Asyrafi if (!fpga_config_buffers[i].write_requested) 2527c58fd4eSHadi Asyrafi return false; 2537c58fd4eSHadi Asyrafi return true; 2547c58fd4eSHadi Asyrafi } 2557c58fd4eSHadi Asyrafi 256aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2577c58fd4eSHadi Asyrafi { 25812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 25912d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 26012d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 2611a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (size > (UINT64_MAX - addr)) 2627c58fd4eSHadi Asyrafi return false; 263a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi if (addr < BL31_LIMIT) 2641a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 2651a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (addr + size > DRAM_BASE + DRAM_SIZE) 2661a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 2671a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2681a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 2697c58fd4eSHadi Asyrafi } 270c76d4239SHadi Asyrafi 271e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 272c76d4239SHadi Asyrafi { 2737c58fd4eSHadi Asyrafi int i; 274c76d4239SHadi Asyrafi 2757c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 276c76d4239SHadi Asyrafi 2771a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 278ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 2797c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 280ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 281c76d4239SHadi Asyrafi 282c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 2837c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 2847c58fd4eSHadi Asyrafi 2857c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 2867c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 2877c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 2887c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 2897c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 2907c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 291c76d4239SHadi Asyrafi blocks_submitted++; 2927c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 293c76d4239SHadi Asyrafi break; 294c76d4239SHadi Asyrafi } 295c76d4239SHadi Asyrafi } 296c76d4239SHadi Asyrafi 297ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 2987c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 299ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 300c76d4239SHadi Asyrafi 3017c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 302c76d4239SHadi Asyrafi } 303c76d4239SHadi Asyrafi 30413d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 30513d33d52SHadi Asyrafi { 3067e954dfcSSiew Chin Lim #if DEBUG 3077e954dfcSSiew Chin Lim return 0; 3087e954dfcSSiew Chin Lim #endif 3097e954dfcSSiew Chin Lim 31013d33d52SHadi Asyrafi switch (reg_addr) { 31113d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 31213d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 31313d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 31413d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 31513d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 31613d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 31713d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 31813d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 31913d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 32013d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 32113d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 32213d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 32313d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 32413d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 32513d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 32613d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 32713d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 32813d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 32913d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 33013d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 33113d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 33213d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 33313d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 33413d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 33513d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 33613d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 33713d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 33813d33d52SHadi Asyrafi return 0; 33913d33d52SHadi Asyrafi 34013d33d52SHadi Asyrafi default: 34113d33d52SHadi Asyrafi break; 34213d33d52SHadi Asyrafi } 34313d33d52SHadi Asyrafi 34413d33d52SHadi Asyrafi return -1; 34513d33d52SHadi Asyrafi } 34613d33d52SHadi Asyrafi 34713d33d52SHadi Asyrafi /* Secure register access */ 34813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 34913d33d52SHadi Asyrafi { 35013d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 35113d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 35213d33d52SHadi Asyrafi 35313d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 35413d33d52SHadi Asyrafi 35513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 35613d33d52SHadi Asyrafi } 35713d33d52SHadi Asyrafi 35813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 35913d33d52SHadi Asyrafi uint32_t *retval) 36013d33d52SHadi Asyrafi { 36113d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 36213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 36313d33d52SHadi Asyrafi 36413d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 36513d33d52SHadi Asyrafi 36613d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 36713d33d52SHadi Asyrafi } 36813d33d52SHadi Asyrafi 36913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 37013d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 37113d33d52SHadi Asyrafi { 37213d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 37313d33d52SHadi Asyrafi *retval &= ~mask; 374c9c07099SSiew Chin Lim *retval |= val & mask; 37513d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 37613d33d52SHadi Asyrafi } 37713d33d52SHadi Asyrafi 37813d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 37913d33d52SHadi Asyrafi } 38013d33d52SHadi Asyrafi 381e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 382e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 383e1f97d9cSHadi Asyrafi 384d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 385e1f97d9cSHadi Asyrafi { 386e1f97d9cSHadi Asyrafi if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) 387960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 388e1f97d9cSHadi Asyrafi 389e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 390e1f97d9cSHadi Asyrafi } 391e1f97d9cSHadi Asyrafi 392e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address) 393e1f97d9cSHadi Asyrafi { 394e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 395e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 396e1f97d9cSHadi Asyrafi } 397e1f97d9cSHadi Asyrafi 398ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 399e1f97d9cSHadi Asyrafi { 400a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi if (mailbox_hps_stage_notify(execution_stage) < 0) 401960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 402e1f97d9cSHadi Asyrafi 403e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 404e1f97d9cSHadi Asyrafi } 405e1f97d9cSHadi Asyrafi 406e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 407e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 408e1f97d9cSHadi Asyrafi { 409e1f97d9cSHadi Asyrafi if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) 410960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 411e1f97d9cSHadi Asyrafi 412e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 413e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 414e1f97d9cSHadi Asyrafi } 415e1f97d9cSHadi Asyrafi 41644eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 41744eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 41844eb782eSChee Hong Ang { 41944eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 42044eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 42144eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 42244eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 42344eb782eSChee Hong Ang 42444eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 42544eb782eSChee Hong Ang } 42644eb782eSChee Hong Ang 427984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 428984e236eSSieu Mun Tang { 429984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 430984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 431984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 432984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 433984e236eSSieu Mun Tang 434984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 435984e236eSSieu Mun Tang } 436984e236eSSieu Mun Tang 4370c5d62adSHadi Asyrafi /* Mailbox services */ 438a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 439a250c04bSSieu Mun Tang unsigned int len, 440d57318b7SAbdul Halim, Muhammad Hadi Asyrafi uint32_t urgent, uint32_t *response, 441a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 442a250c04bSSieu Mun Tang unsigned int *len_in_resp) 4430c5d62adSHadi Asyrafi { 4441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 4451a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *mbox_status = 0; 4461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 4471a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) 4481a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 4491a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 4500c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 451a250c04bSSieu Mun Tang response, &resp_len); 4520c5d62adSHadi Asyrafi 4530c5d62adSHadi Asyrafi if (status < 0) { 4540c5d62adSHadi Asyrafi *mbox_status = -status; 4550c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 4560c5d62adSHadi Asyrafi } 4570c5d62adSHadi Asyrafi 4580c5d62adSHadi Asyrafi *mbox_status = 0; 459a250c04bSSieu Mun Tang *len_in_resp = resp_len; 4600c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 4610c5d62adSHadi Asyrafi } 4620c5d62adSHadi Asyrafi 463b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi /* Miscellaneous HPS services */ 464b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_hps_set_bridges(uint64_t enable) 465b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi { 466b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi if (enable != 0U) { 467b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi socfpga_bridges_enable(); 468b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi } else { 469b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi socfpga_bridges_disable(); 470b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi } 471b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 472b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 473b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi } 474b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 475c76d4239SHadi Asyrafi /* 476c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 477c76d4239SHadi Asyrafi */ 478c76d4239SHadi Asyrafi 479c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid, 480c76d4239SHadi Asyrafi u_register_t x1, 481c76d4239SHadi Asyrafi u_register_t x2, 482c76d4239SHadi Asyrafi u_register_t x3, 483c76d4239SHadi Asyrafi u_register_t x4, 484c76d4239SHadi Asyrafi void *cookie, 485c76d4239SHadi Asyrafi void *handle, 486c76d4239SHadi Asyrafi u_register_t flags) 487c76d4239SHadi Asyrafi { 488aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t retval = 0; 48977902fcaSSieu Mun Tang uint32_t mbox_error = 0; 490c76d4239SHadi Asyrafi uint32_t completed_addr[3]; 49177902fcaSSieu Mun Tang uint64_t retval64, rsu_respbuf[9]; 492286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 493a250c04bSSieu Mun Tang int mbox_status; 494a250c04bSSieu Mun Tang unsigned int len_in_resp; 4950c5d62adSHadi Asyrafi u_register_t x5, x6; 496f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 497c76d4239SHadi Asyrafi switch (smc_fid) { 498c76d4239SHadi Asyrafi case SIP_SVC_UID: 499c76d4239SHadi Asyrafi /* Return UID to the caller */ 500c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 50113d33d52SHadi Asyrafi 502c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 503dfdd38c2SHadi Asyrafi status = intel_mailbox_fpga_config_isdone(x1); 504c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 50513d33d52SHadi Asyrafi 506c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 507c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 508c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 509c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 510c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 51113d33d52SHadi Asyrafi 512c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 513c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 514c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 51513d33d52SHadi Asyrafi 516c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 517c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 518c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 51913d33d52SHadi Asyrafi 520c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 521c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 522aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 523aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 524c76d4239SHadi Asyrafi case 1: 525c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 526c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 52713d33d52SHadi Asyrafi 528c76d4239SHadi Asyrafi case 2: 529c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 530c76d4239SHadi Asyrafi completed_addr[0], 531c76d4239SHadi Asyrafi completed_addr[1], 0); 53213d33d52SHadi Asyrafi 533c76d4239SHadi Asyrafi case 3: 534c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 535c76d4239SHadi Asyrafi completed_addr[0], 536c76d4239SHadi Asyrafi completed_addr[1], 537c76d4239SHadi Asyrafi completed_addr[2]); 53813d33d52SHadi Asyrafi 539c76d4239SHadi Asyrafi case 0: 540c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 54113d33d52SHadi Asyrafi 542c76d4239SHadi Asyrafi default: 543cefb37ebSTien Hock, Loh mailbox_clear_response(); 544c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 545c76d4239SHadi Asyrafi } 54613d33d52SHadi Asyrafi 54713d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 548aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 549aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 55013d33d52SHadi Asyrafi 55113d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 552aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 553aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 55413d33d52SHadi Asyrafi 55513d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 55613d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 557aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 558aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 559c76d4239SHadi Asyrafi 560e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 561e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 562e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 563e1f97d9cSHadi Asyrafi if (status) { 564e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 565e1f97d9cSHadi Asyrafi } else { 566e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 567e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 568e1f97d9cSHadi Asyrafi } 569e1f97d9cSHadi Asyrafi 570e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 571e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 572e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 573e1f97d9cSHadi Asyrafi 574e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 575e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 576e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 577e1f97d9cSHadi Asyrafi 578e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 579e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 580aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 581e1f97d9cSHadi Asyrafi if (status) { 582e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 583e1f97d9cSHadi Asyrafi } else { 584aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 585e1f97d9cSHadi Asyrafi } 586e1f97d9cSHadi Asyrafi 58744eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 58844eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 58944eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 59044eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 59144eb782eSChee Hong Ang 59244eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 59344eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 59444eb782eSChee Hong Ang SMC_RET1(handle, status); 59544eb782eSChee Hong Ang 596984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 597984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 598984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 599984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 600984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 601984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 602984e236eSSieu Mun Tang 603984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 604984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 605984e236eSSieu Mun Tang SMC_RET1(handle, status); 606984e236eSSieu Mun Tang 6074c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 6084c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 6094c26957bSChee Hong Ang 6104c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 6114c26957bSChee Hong Ang rsu_max_retry = x1; 6124c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 6134c26957bSChee Hong Ang 614c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 615c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 616c703d752SSieu Mun Tang SMC_RET1(handle, status); 617c703d752SSieu Mun Tang 6180c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 6190c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 6200c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 621ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, 6220c5d62adSHadi Asyrafi (uint32_t *)x5, x6, &mbox_status, 6230c5d62adSHadi Asyrafi &len_in_resp); 624108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 6250c5d62adSHadi Asyrafi 62677902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 62777902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 62877902fcaSSieu Mun Tang &mbox_error); 62977902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 63077902fcaSSieu Mun Tang 631f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 632f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 633f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 634f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 635f0c40b89SSieu Mun Tang 636b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_HPS_SET_BRIDGES: 637b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi status = intel_hps_set_bridges(x1); 638b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi SMC_RET1(handle, status); 639b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 640c76d4239SHadi Asyrafi default: 641c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 642c76d4239SHadi Asyrafi cookie, handle, flags); 643c76d4239SHadi Asyrafi } 644c76d4239SHadi Asyrafi } 645c76d4239SHadi Asyrafi 646c76d4239SHadi Asyrafi DECLARE_RT_SVC( 647c76d4239SHadi Asyrafi socfpga_sip_svc, 648c76d4239SHadi Asyrafi OEN_SIP_START, 649c76d4239SHadi Asyrafi OEN_SIP_END, 650c76d4239SHadi Asyrafi SMC_TYPE_FAST, 651c76d4239SHadi Asyrafi NULL, 652c76d4239SHadi Asyrafi sip_smc_handler 653c76d4239SHadi Asyrafi ); 654c76d4239SHadi Asyrafi 655c76d4239SHadi Asyrafi DECLARE_RT_SVC( 656c76d4239SHadi Asyrafi socfpga_sip_svc_std, 657c76d4239SHadi Asyrafi OEN_SIP_START, 658c76d4239SHadi Asyrafi OEN_SIP_END, 659c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 660c76d4239SHadi Asyrafi NULL, 661c76d4239SHadi Asyrafi sip_smc_handler 662c76d4239SHadi Asyrafi ); 663