xref: /rk3399_ARM-atf/plat/intel/soc/common/include/socfpga_mailbox.h (revision d17408316db10db611e23716e8a5b9b9f53ad509)
1 /*
2  * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef SOCFPGA_MBOX_H
8 #define SOCFPGA_MBOX_H
9 
10 #include <lib/utils_def.h>
11 
12 
13 #define MBOX_OFFSET			0xffa30000
14 
15 #define MBOX_ATF_CLIENT_ID		0x1U
16 #define MBOX_MAX_JOB_ID			0xFU
17 #define MBOX_MAX_IND_JOB_ID		(MBOX_MAX_JOB_ID - 1U)
18 #define MBOX_JOB_ID			MBOX_MAX_JOB_ID
19 
20 
21 /* Mailbox Shared Memory Register Map */
22 #define MBOX_CIN			0x00
23 #define MBOX_ROUT			0x04
24 #define MBOX_URG			0x08
25 #define MBOX_INT			0x0C
26 #define MBOX_COUT			0x20
27 #define MBOX_RIN			0x24
28 #define MBOX_STATUS			0x2C
29 #define MBOX_CMD_BUFFER			0x40
30 #define MBOX_RESP_BUFFER		0xC0
31 
32 /* Mailbox SDM doorbell */
33 #define MBOX_DOORBELL_TO_SDM		0x400
34 #define MBOX_DOORBELL_FROM_SDM		0x480
35 
36 
37 /* Mailbox commands */
38 
39 #define MBOX_CMD_NOOP			0x00
40 #define MBOX_CMD_SYNC			0x01
41 #define MBOX_CMD_RESTART		0x02
42 #define MBOX_CMD_CANCEL			0x03
43 #define MBOX_CMD_VAB_SRC_CERT		0x0B
44 #define MBOX_CMD_GET_IDCODE		0x10
45 #define MBOX_CMD_GET_USERCODE		0x13
46 #define MBOX_CMD_GET_CHIPID		0x12
47 #define MBOX_CMD_REBOOT_HPS		0x47
48 
49 /* Reconfiguration Commands */
50 #define MBOX_CONFIG_STATUS		0x04
51 #define MBOX_RECONFIG			0x06
52 #define MBOX_RECONFIG_DATA		0x08
53 #define MBOX_RECONFIG_STATUS		0x09
54 
55 /* HWMON Commands */
56 #define MBOX_HWMON_READVOLT		0x18
57 #define MBOX_HWMON_READTEMP		0x19
58 
59 
60 /* QSPI Commands */
61 #define MBOX_CMD_QSPI_OPEN		0x32
62 #define MBOX_CMD_QSPI_CLOSE		0x33
63 #define MBOX_CMD_QSPI_SET_CS		0x34
64 #define MBOX_CMD_QSPI_DIRECT		0x3B
65 
66 /* RSU Commands */
67 #define MBOX_GET_SUBPARTITION_TABLE	0x5A
68 #define MBOX_RSU_STATUS			0x5B
69 #define MBOX_RSU_UPDATE			0x5C
70 #define MBOX_HPS_STAGE_NOTIFY		0x5D
71 
72 /* FCS Command */
73 #define MBOX_FCS_GET_PROVISION			0x7B
74 #define MBOX_FCS_ENCRYPT_REQ			0x7E
75 #define MBOX_FCS_DECRYPT_REQ			0x7F
76 #define MBOX_FCS_RANDOM_GEN			0x80
77 
78 /* PSG SIGMA Commands */
79 #define MBOX_PSG_SIGMA_TEARDOWN		0xD5
80 
81 /* Attestation Commands */
82 #define MBOX_ATTESTATION_SUBKEY		0x182
83 #define MBOX_GET_MEASUREMENT		0x183
84 
85 /* Miscellaneous commands */
86 #define MBOX_GET_ROM_PATCH_SHA384	0x1B0
87 
88 /* Mailbox Definitions */
89 
90 #define CMD_DIRECT			0
91 #define CMD_INDIRECT			1
92 #define CMD_CASUAL			0
93 #define CMD_URGENT			1
94 
95 #define MBOX_WORD_BYTE			4U
96 #define MBOX_RESP_BUFFER_SIZE		16
97 #define MBOX_CMD_BUFFER_SIZE		32
98 
99 /* Execution states for HPS_STAGE_NOTIFY */
100 #define HPS_EXECUTION_STATE_FSBL	0
101 #define HPS_EXECUTION_STATE_SSBL	1
102 #define HPS_EXECUTION_STATE_OS		2
103 
104 /* Status Response */
105 #define MBOX_RET_OK			0
106 #define MBOX_RET_ERROR			-1
107 #define MBOX_NO_RESPONSE		-2
108 #define MBOX_WRONG_ID			-3
109 #define MBOX_BUFFER_FULL		-4
110 #define MBOX_TIMEOUT			-2047
111 
112 /* Reconfig Status Response */
113 #define RECONFIG_STATUS_STATE				0
114 #define RECONFIG_STATUS_PIN_STATUS			2
115 #define RECONFIG_STATUS_SOFTFUNC_STATUS			3
116 #define PIN_STATUS_NSTATUS				(U(1) << 31)
117 #define SOFTFUNC_STATUS_SEU_ERROR			(1 << 3)
118 #define SOFTFUNC_STATUS_INIT_DONE			(1 << 1)
119 #define SOFTFUNC_STATUS_CONF_DONE			(1 << 0)
120 #define MBOX_CFGSTAT_STATE_IDLE				0x00000000
121 #define MBOX_CFGSTAT_STATE_CONFIG			0x10000000
122 #define MBOX_CFGSTAT_STATE_FAILACK			0x08000000
123 #define MBOX_CFGSTAT_STATE_ERROR_INVALID		0xf0000001
124 #define MBOX_CFGSTAT_STATE_ERROR_CORRUPT		0xf0000002
125 #define MBOX_CFGSTAT_STATE_ERROR_AUTH			0xf0000003
126 #define MBOX_CFGSTAT_STATE_ERROR_CORE_IO		0xf0000004
127 #define MBOX_CFGSTAT_STATE_ERROR_HARDWARE		0xf0000005
128 #define MBOX_CFGSTAT_STATE_ERROR_FAKE			0xf0000006
129 #define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO		0xf0000007
130 #define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR		0xf0000008
131 
132 
133 /* Mailbox Macros */
134 
135 #define MBOX_ENTRY_TO_ADDR(_buf, ptr)	(MBOX_OFFSET + (MBOX_##_buf##_BUFFER) \
136 						+ MBOX_WORD_BYTE * (ptr))
137 
138 /* Mailbox interrupt flags and masks */
139 #define MBOX_INT_FLAG_COE		0x1
140 #define MBOX_INT_FLAG_RIE		0x2
141 #define MBOX_INT_FLAG_UAE		0x100
142 #define MBOX_COE_BIT(INTERRUPT)		((INTERRUPT) & 0x3)
143 #define MBOX_UAE_BIT(INTERRUPT)		(((INTERRUPT) & (1<<8)))
144 
145 /* Mailbox response and status */
146 #define MBOX_RESP_ERR(BUFFER)		((BUFFER) & 0x00000fff)
147 #define MBOX_RESP_LEN(BUFFER)		(((BUFFER) & 0x007ff000) >> 12)
148 #define MBOX_RESP_CLIENT_ID(BUFFER)	(((BUFFER) & 0xf0000000) >> 28)
149 #define MBOX_RESP_JOB_ID(BUFFER)	(((BUFFER) & 0x0f000000) >> 24)
150 #define MBOX_STATUS_UA_MASK		(1<<8)
151 
152 /* Mailbox command and response */
153 #define MBOX_CLIENT_ID_CMD(CLIENT_ID)	((CLIENT_ID) << 28)
154 #define MBOX_JOB_ID_CMD(JOB_ID)		(JOB_ID<<24)
155 #define MBOX_CMD_LEN_CMD(CMD_LEN)	((CMD_LEN) << 12)
156 #define MBOX_INDIRECT(val)		((val) << 11)
157 #define MBOX_CMD_MASK(header)		((header) & 0x7ff)
158 
159 /* RSU Macros */
160 #define RSU_VERSION_ACMF		BIT(8)
161 #define RSU_VERSION_ACMF_MASK		0xff00
162 
163 /* Config Status Macros */
164 #define CONFIG_STATUS_WORD_SIZE		16U
165 #define CONFIG_STATUS_FW_VER_OFFSET	1
166 #define CONFIG_STATUS_FW_VER_MASK	0x00FFFFFF
167 
168 /* Mailbox Function Definitions */
169 
170 void mailbox_set_int(uint32_t interrupt_input);
171 int mailbox_init(void);
172 void mailbox_set_qspi_close(void);
173 void mailbox_hps_qspi_enable(void);
174 
175 int mailbox_send_cmd(uint32_t job_id, uint32_t cmd, uint32_t *args,
176 			unsigned int len, uint32_t urgent, uint32_t *response,
177 			unsigned int *resp_len);
178 int mailbox_send_cmd_async(uint32_t *job_id, uint32_t cmd, uint32_t *args,
179 			unsigned int len, unsigned int indirect);
180 int mailbox_read_response(uint32_t *job_id, uint32_t *response,
181 			unsigned int *resp_len);
182 int iterate_resp(uint32_t mbox_resp_len, uint32_t *resp_buf,
183 			unsigned int *resp_len);
184 
185 void mailbox_reset_cold(void);
186 void mailbox_clear_response(void);
187 
188 int intel_mailbox_get_config_status(uint32_t cmd, bool init_done);
189 int intel_mailbox_is_fpga_not_ready(void);
190 
191 int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len);
192 int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len);
193 int mailbox_rsu_update(uint32_t *flash_offset);
194 int mailbox_hps_stage_notify(uint32_t execution_stage);
195 int mailbox_hwmon_readtemp(uint32_t chan, uint32_t *resp_buf);
196 int mailbox_hwmon_readvolt(uint32_t chan, uint32_t *resp_buf);
197 
198 #endif /* SOCFPGA_MBOX_H */
199