xref: /rk3399_ARM-atf/plat/intel/soc/common/include/socfpga_mailbox.h (revision 516f32219b7417db1497d7a553d0e4465aafcb55)
1d09adcbaSHadi Asyrafi /*
2*516f3221SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2020, Intel Corporation. All rights reserved.
3d09adcbaSHadi Asyrafi  *
4d09adcbaSHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5d09adcbaSHadi Asyrafi  */
6d09adcbaSHadi Asyrafi 
7d09adcbaSHadi Asyrafi #ifndef SOCFPGA_MBOX_H
8d09adcbaSHadi Asyrafi #define SOCFPGA_MBOX_H
9d09adcbaSHadi Asyrafi 
10d09adcbaSHadi Asyrafi #include <lib/utils_def.h>
11d09adcbaSHadi Asyrafi 
12*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
13d09adcbaSHadi Asyrafi #define MBOX_OFFSET			0xffa30000
14d09adcbaSHadi Asyrafi 
1568dd5e15STien Hock, Loh #define MBOX_MAX_JOB_ID			0xf
16d09adcbaSHadi Asyrafi #define MBOX_ATF_CLIENT_ID		0x1
17d09adcbaSHadi Asyrafi #define MBOX_JOB_ID			0x1
18d09adcbaSHadi Asyrafi 
19d09adcbaSHadi Asyrafi 
20*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Shared Memory Register Map */
21d09adcbaSHadi Asyrafi #define MBOX_CIN			0x00
22d09adcbaSHadi Asyrafi #define MBOX_ROUT			0x04
23d09adcbaSHadi Asyrafi #define MBOX_URG			0x08
24d09adcbaSHadi Asyrafi #define MBOX_INT			0x0C
25d09adcbaSHadi Asyrafi #define MBOX_COUT			0x20
26d09adcbaSHadi Asyrafi #define MBOX_RIN			0x24
27d09adcbaSHadi Asyrafi #define MBOX_STATUS			0x2C
28d09adcbaSHadi Asyrafi #define MBOX_CMD_BUFFER			0x40
29d09adcbaSHadi Asyrafi #define MBOX_RESP_BUFFER		0xC0
30d09adcbaSHadi Asyrafi 
31d09adcbaSHadi Asyrafi /* Mailbox SDM doorbell */
32d09adcbaSHadi Asyrafi #define MBOX_DOORBELL_TO_SDM		0x400
33d09adcbaSHadi Asyrafi #define MBOX_DOORBELL_FROM_SDM		0x480
34d09adcbaSHadi Asyrafi 
35d09adcbaSHadi Asyrafi 
36*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox commands */
3768dd5e15STien Hock, Loh 
38*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_NOOP			0x00
39*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_SYNC			0x01
40*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_RESTART		0x02
41*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_CANCEL			0x03
42*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_GET_IDCODE		0x10
43*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_REBOOT_HPS		0x47
44d09adcbaSHadi Asyrafi 
45*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Reconfiguration Commands */
46*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CONFIG_STATUS		0x04
47*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG			0x06
48*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG_DATA		0x08
49*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG_STATUS		0x09
50e1f97d9cSHadi Asyrafi 
51*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* QSPI Commands */
52*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_OPEN		0x32
53*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_CLOSE		0x33
54*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_SET_CS		0x34
55*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_DIRECT		0x3B
56e1f97d9cSHadi Asyrafi 
57*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* RSU Commands */
58*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_GET_SUBPARTITION_TABLE	0x5A
59*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RSU_STATUS			0x5B
60*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RSU_UPDATE			0x5C
61*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_HPS_STAGE_NOTIFY		0x5D
62*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
63*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
64*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Definitions */
65*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
66*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_DIRECT			0
67*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_CASUAL			0
68*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_URGENT			1
69*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
70*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_BUFFER_SIZE		16
71*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_BUFFER_SIZE		32
72e1f97d9cSHadi Asyrafi 
73e1f97d9cSHadi Asyrafi /* Execution states for HPS_STAGE_NOTIFY */
74e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_FSBL	0
75e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_SSBL	1
76e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_OS		2
77e1f97d9cSHadi Asyrafi 
78*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Status Response */
79*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RET_OK			0
80*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RET_ERROR			-1
81d09adcbaSHadi Asyrafi #define MBOX_NO_RESPONSE		-2
82d09adcbaSHadi Asyrafi #define MBOX_WRONG_ID			-3
83*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_TIMEOUT			-2047
84d09adcbaSHadi Asyrafi 
85*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Reconfig Status Response */
86d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_STATE				0
87d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_PIN_STATUS			2
88d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_SOFTFUNC_STATUS			3
89d09adcbaSHadi Asyrafi #define PIN_STATUS_NSTATUS				(U(1) << 31)
90d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_SEU_ERROR			(1 << 3)
91d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_INIT_DONE			(1 << 1)
92d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_CONF_DONE			(1 << 0)
93b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_IDLE				0x00000000
94d09adcbaSHadi Asyrafi #define MBOX_CFGSTAT_STATE_CONFIG			0x10000000
95b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_FAILACK			0x08000000
96b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_INVALID		0xf0000001
97b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_CORRUPT		0xf0000002
98b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_AUTH			0xf0000003
99b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_CORE_IO		0xf0000004
100b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_HARDWARE		0xf0000005
101b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_FAKE			0xf0000006
102b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO		0xf0000007
103b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR		0xf0000008
104d09adcbaSHadi Asyrafi 
105*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
106*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Macros */
107*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
108*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox interrupt flags and masks */
109*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_COE		0x1
110*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_RIE		0x2
111*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_UAE		0x100
112*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_COE_BIT(INTERRUPT)		((INTERRUPT) & 0x3)
113*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_UAE_BIT(INTERRUPT)		(((INTERRUPT) & (1<<8)))
114*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
115*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox response and status */
116*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_ERR(BUFFER)		((BUFFER) & 0x00000fff)
117*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_LEN(BUFFER)		(((BUFFER) & 0x007ff000) >> 12)
118*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_CLIENT_ID(BUFFER)	(((BUFFER) & 0xf0000000) >> 28)
119*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_JOB_ID(BUFFER)	(((BUFFER) & 0x0f000000) >> 24)
120*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_STATUS_UA_MASK		(1<<8)
121*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
122*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox command and response */
123*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CLIENT_ID_CMD(CLIENT_ID)	((CLIENT_ID) << 28)
124*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_JOB_ID_CMD(JOB_ID)		(JOB_ID<<24)
125*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_LEN_CMD(CMD_LEN)	((CMD_LEN) << 12)
126*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INDIRECT			(1 << 11)
127*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
128*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* RSU Macros */
129*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define RSU_VERSION_ACMF		BIT(8)
130*516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define RSU_VERSION_ACMF_MASK		0xff00
131*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
132*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
133*516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Function Definitions */
134*516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
135d09adcbaSHadi Asyrafi void mailbox_set_int(int interrupt_input);
136d09adcbaSHadi Asyrafi int mailbox_init(void);
137d09adcbaSHadi Asyrafi void mailbox_set_qspi_close(void);
138d09adcbaSHadi Asyrafi void mailbox_set_qspi_open(void);
139d09adcbaSHadi Asyrafi void mailbox_set_qspi_direct(void);
140ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_send_cmd(int job_id, unsigned int cmd, uint32_t *args,
14196612fcaSHadi Asyrafi 			int len, int urgent, uint32_t *response, int resp_len);
142ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_send_cmd_async(int job_id, unsigned int cmd, uint32_t *args,
143d09adcbaSHadi Asyrafi 				int len, int urgent);
14496612fcaSHadi Asyrafi int mailbox_read_response(int job_id, uint32_t *response, int resp_len);
145d09adcbaSHadi Asyrafi void mailbox_reset_cold(void);
14668dd5e15STien Hock, Loh void mailbox_clear_response(void);
14768dd5e15STien Hock, Loh 
148a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi int intel_mailbox_get_config_status(uint32_t cmd);
149f2decc76SHadi Asyrafi int intel_mailbox_is_fpga_not_ready(void);
150d09adcbaSHadi Asyrafi 
151e1f97d9cSHadi Asyrafi int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len);
152e1f97d9cSHadi Asyrafi int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len);
153ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_rsu_update(uint32_t *flash_offset);
154ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_hps_stage_notify(uint32_t execution_stage);
155e1f97d9cSHadi Asyrafi 
156d09adcbaSHadi Asyrafi #endif /* SOCFPGA_MBOX_H */
157