xref: /rk3399_ARM-atf/plat/intel/soc/common/include/socfpga_mailbox.h (revision 286b96f4bbf0cfe2fe91262015ad63a497be25f9)
1d09adcbaSHadi Asyrafi /*
27db1895fSAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
3d09adcbaSHadi Asyrafi  *
4d09adcbaSHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5d09adcbaSHadi Asyrafi  */
6d09adcbaSHadi Asyrafi 
7d09adcbaSHadi Asyrafi #ifndef SOCFPGA_MBOX_H
8d09adcbaSHadi Asyrafi #define SOCFPGA_MBOX_H
9d09adcbaSHadi Asyrafi 
10d09adcbaSHadi Asyrafi #include <lib/utils_def.h>
11d09adcbaSHadi Asyrafi 
12516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
13d09adcbaSHadi Asyrafi #define MBOX_OFFSET			0xffa30000
14d09adcbaSHadi Asyrafi 
15aad868b4SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_ATF_CLIENT_ID		0x1U
16aad868b4SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_MAX_JOB_ID			0xFU
17aad868b4SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_MAX_IND_JOB_ID		(MBOX_MAX_JOB_ID - 1U)
18aad868b4SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_JOB_ID			MBOX_MAX_JOB_ID
19d09adcbaSHadi Asyrafi 
20d09adcbaSHadi Asyrafi 
21516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Shared Memory Register Map */
22d09adcbaSHadi Asyrafi #define MBOX_CIN			0x00
23d09adcbaSHadi Asyrafi #define MBOX_ROUT			0x04
24d09adcbaSHadi Asyrafi #define MBOX_URG			0x08
25d09adcbaSHadi Asyrafi #define MBOX_INT			0x0C
26d09adcbaSHadi Asyrafi #define MBOX_COUT			0x20
27d09adcbaSHadi Asyrafi #define MBOX_RIN			0x24
28d09adcbaSHadi Asyrafi #define MBOX_STATUS			0x2C
29d09adcbaSHadi Asyrafi #define MBOX_CMD_BUFFER			0x40
30d09adcbaSHadi Asyrafi #define MBOX_RESP_BUFFER		0xC0
31d09adcbaSHadi Asyrafi 
32d09adcbaSHadi Asyrafi /* Mailbox SDM doorbell */
33d09adcbaSHadi Asyrafi #define MBOX_DOORBELL_TO_SDM		0x400
34d09adcbaSHadi Asyrafi #define MBOX_DOORBELL_FROM_SDM		0x480
35d09adcbaSHadi Asyrafi 
36d09adcbaSHadi Asyrafi 
37516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox commands */
3868dd5e15STien Hock, Loh 
39516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_NOOP			0x00
40516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_SYNC			0x01
41516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_RESTART		0x02
42516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_CANCEL			0x03
43*286b96f4SSieu Mun Tang #define MBOX_CMD_VAB_SRC_CERT		0x0B
44516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_GET_IDCODE		0x10
45516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_REBOOT_HPS		0x47
46d09adcbaSHadi Asyrafi 
47516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Reconfiguration Commands */
48516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CONFIG_STATUS		0x04
49516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG			0x06
50516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG_DATA		0x08
51516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RECONFIG_STATUS		0x09
52e1f97d9cSHadi Asyrafi 
53516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* QSPI Commands */
54516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_OPEN		0x32
55516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_CLOSE		0x33
56516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_SET_CS		0x34
57516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_QSPI_DIRECT		0x3B
58e1f97d9cSHadi Asyrafi 
59516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* RSU Commands */
60516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_GET_SUBPARTITION_TABLE	0x5A
61516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RSU_STATUS			0x5B
62516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RSU_UPDATE			0x5C
63516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_HPS_STAGE_NOTIFY		0x5D
64516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
65*286b96f4SSieu Mun Tang /* FCS Command */
66*286b96f4SSieu Mun Tang #define MBOX_FCS_GET_PROVISION			0x7B
67*286b96f4SSieu Mun Tang #define MBOX_FCS_ENCRYPT_REQ			0x7E
68*286b96f4SSieu Mun Tang #define MBOX_FCS_DECRYPT_REQ			0x7F
69*286b96f4SSieu Mun Tang #define MBOX_FCS_RANDOM_GEN			0x80
70516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
71516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Definitions */
72516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
73516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_DIRECT			0
74f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi #define CMD_INDIRECT			1
75516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_CASUAL			0
76516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define CMD_URGENT			1
77516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
787db1895fSAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_WORD_BYTE			4U
79516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_BUFFER_SIZE		16
80516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_BUFFER_SIZE		32
81e1f97d9cSHadi Asyrafi 
82e1f97d9cSHadi Asyrafi /* Execution states for HPS_STAGE_NOTIFY */
83e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_FSBL	0
84e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_SSBL	1
85e1f97d9cSHadi Asyrafi #define HPS_EXECUTION_STATE_OS		2
86e1f97d9cSHadi Asyrafi 
87516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Status Response */
88516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RET_OK			0
89516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RET_ERROR			-1
90d09adcbaSHadi Asyrafi #define MBOX_NO_RESPONSE		-2
91d09adcbaSHadi Asyrafi #define MBOX_WRONG_ID			-3
92aad868b4SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_BUFFER_FULL		-4
93516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_TIMEOUT			-2047
94d09adcbaSHadi Asyrafi 
95516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Reconfig Status Response */
96d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_STATE				0
97d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_PIN_STATUS			2
98d09adcbaSHadi Asyrafi #define RECONFIG_STATUS_SOFTFUNC_STATUS			3
99d09adcbaSHadi Asyrafi #define PIN_STATUS_NSTATUS				(U(1) << 31)
100d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_SEU_ERROR			(1 << 3)
101d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_INIT_DONE			(1 << 1)
102d09adcbaSHadi Asyrafi #define SOFTFUNC_STATUS_CONF_DONE			(1 << 0)
103b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_IDLE				0x00000000
104d09adcbaSHadi Asyrafi #define MBOX_CFGSTAT_STATE_CONFIG			0x10000000
105b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_FAILACK			0x08000000
106b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_INVALID		0xf0000001
107b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_CORRUPT		0xf0000002
108b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_AUTH			0xf0000003
109b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_CORE_IO		0xf0000004
110b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_HARDWARE		0xf0000005
111b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_FAKE			0xf0000006
112b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_BOOT_INFO		0xf0000007
113b68ba6ccSHadi Asyrafi #define MBOX_CFGSTAT_STATE_ERROR_QSPI_ERROR		0xf0000008
114d09adcbaSHadi Asyrafi 
115516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
116516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Macros */
117516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
1187db1895fSAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_ENTRY_TO_ADDR(_buf, ptr)	(MBOX_OFFSET + (MBOX_##_buf##_BUFFER) \
1197db1895fSAbdul Halim, Muhammad Hadi Asyrafi 						+ MBOX_WORD_BYTE * (ptr))
1207db1895fSAbdul Halim, Muhammad Hadi Asyrafi 
121516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox interrupt flags and masks */
122516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_COE		0x1
123516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_RIE		0x2
124516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INT_FLAG_UAE		0x100
125516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_COE_BIT(INTERRUPT)		((INTERRUPT) & 0x3)
126516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_UAE_BIT(INTERRUPT)		(((INTERRUPT) & (1<<8)))
127516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
128516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox response and status */
129516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_ERR(BUFFER)		((BUFFER) & 0x00000fff)
130516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_LEN(BUFFER)		(((BUFFER) & 0x007ff000) >> 12)
131516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_CLIENT_ID(BUFFER)	(((BUFFER) & 0xf0000000) >> 28)
132516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_RESP_JOB_ID(BUFFER)	(((BUFFER) & 0x0f000000) >> 24)
133516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_STATUS_UA_MASK		(1<<8)
134516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
135516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox command and response */
136516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CLIENT_ID_CMD(CLIENT_ID)	((CLIENT_ID) << 28)
137516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_JOB_ID_CMD(JOB_ID)		(JOB_ID<<24)
138516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_CMD_LEN_CMD(CMD_LEN)	((CMD_LEN) << 12)
139f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi #define MBOX_INDIRECT(val)		((val) << 11)
14099756047SChee Hong Ang #define MBOX_CMD_MASK(header)		((header) & 0x7ff)
141516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
142516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* RSU Macros */
143516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define RSU_VERSION_ACMF		BIT(8)
144516f3221SAbdul Halim, Muhammad Hadi Asyrafi #define RSU_VERSION_ACMF_MASK		0xff00
145516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
146516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
147516f3221SAbdul Halim, Muhammad Hadi Asyrafi /* Mailbox Function Definitions */
148516f3221SAbdul Halim, Muhammad Hadi Asyrafi 
149d57318b7SAbdul Halim, Muhammad Hadi Asyrafi void mailbox_set_int(uint32_t interrupt_input);
150d09adcbaSHadi Asyrafi int mailbox_init(void);
151d09adcbaSHadi Asyrafi void mailbox_set_qspi_close(void);
152000267beSAbdul Halim, Muhammad Hadi Asyrafi void mailbox_hps_qspi_enable(void);
153d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 
154d57318b7SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_send_cmd(uint32_t job_id, uint32_t cmd, uint32_t *args,
155d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 			unsigned int len, uint32_t urgent, uint32_t *response,
156a250c04bSSieu Mun Tang 			unsigned int *resp_len);
157d57318b7SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_send_cmd_async(uint32_t *job_id, uint32_t cmd, uint32_t *args,
158d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 			unsigned int len, unsigned int indirect);
159d57318b7SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_read_response(uint32_t *job_id, uint32_t *response,
160a250c04bSSieu Mun Tang 			unsigned int *resp_len);
161a250c04bSSieu Mun Tang int iterate_resp(uint32_t mbox_resp_len, uint32_t *resp_buf,
162a250c04bSSieu Mun Tang 			unsigned int *resp_len);
163d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 
164d09adcbaSHadi Asyrafi void mailbox_reset_cold(void);
16568dd5e15STien Hock, Loh void mailbox_clear_response(void);
16668dd5e15STien Hock, Loh 
167a250c04bSSieu Mun Tang int intel_mailbox_get_config_status(uint32_t cmd, bool init_done);
168f2decc76SHadi Asyrafi int intel_mailbox_is_fpga_not_ready(void);
169d09adcbaSHadi Asyrafi 
170e1f97d9cSHadi Asyrafi int mailbox_rsu_get_spt_offset(uint32_t *resp_buf, uint32_t resp_buf_len);
171e1f97d9cSHadi Asyrafi int mailbox_rsu_status(uint32_t *resp_buf, uint32_t resp_buf_len);
172ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_rsu_update(uint32_t *flash_offset);
173ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi int mailbox_hps_stage_notify(uint32_t execution_stage);
174e1f97d9cSHadi Asyrafi 
175d09adcbaSHadi Asyrafi #endif /* SOCFPGA_MBOX_H */
176