1 /* 2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef SOCFPGA_FCS_H 8 #define SOCFPGA_FCS_H 9 10 /* FCS Definitions */ 11 12 #define FCS_RANDOM_WORD_SIZE 8U 13 #define FCS_PROV_DATA_WORD_SIZE 44U 14 #define FCS_SHA384_WORD_SIZE 12U 15 16 #define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U) 17 #define FCS_RANDOM_EXT_MAX_WORD_SIZE 1020U 18 #define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U) 19 #define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U) 20 21 #define FCS_RANDOM_EXT_OFFSET 3 22 23 #define FCS_MODE_DECRYPT 0x0 24 #define FCS_MODE_ENCRYPT 0x1 25 #define FCS_ENCRYPTION_DATA_0 0x10100 26 #define FCS_DECRYPTION_DATA_0 0x10102 27 #define FCS_OWNER_ID_OFFSET 0xC 28 #define FCS_CRYPTION_CRYPTO_HEADER 0x07000000 29 #define FCS_CRYPTION_RESP_WORD_SIZE 4U 30 #define FCS_CRYPTION_RESP_SIZE_OFFSET 3U 31 32 #define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4 33 #define PSGSIGMA_SESSION_ID_ONE 0x1 34 #define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF 35 36 #define RESERVED_AS_ZERO 0x0 37 /* FCS Single cert */ 38 39 #define FCS_BIG_CNTR_SEL 0x1 40 41 #define FCS_SVN_CNTR_0_SEL 0x2 42 #define FCS_SVN_CNTR_1_SEL 0x3 43 #define FCS_SVN_CNTR_2_SEL 0x4 44 #define FCS_SVN_CNTR_3_SEL 0x5 45 46 #define FCS_BIG_CNTR_VAL_MAX 495U 47 #define FCS_SVN_CNTR_VAL_MAX 64U 48 49 /* FCS Attestation Cert Request Parameter */ 50 51 #define FCS_ALIAS_CERT 0x01 52 #define FCS_DEV_ID_SELF_SIGN_CERT 0x02 53 #define FCS_DEV_ID_ENROLL_CERT 0x04 54 #define FCS_ENROLL_SELF_SIGN_CERT 0x08 55 #define FCS_PLAT_KEY_CERT 0x10 56 57 /* FCS Crypto Service */ 58 59 #define FCS_CS_KEY_OBJ_MAX_WORD_SIZE 88U 60 #define FCS_CS_KEY_INFO_MAX_WORD_SIZE 36U 61 #define FCS_CS_KEY_RESP_STATUS_MASK 0xFF 62 #define FCS_CS_KEY_RESP_STATUS_OFFSET 16U 63 64 #define FCS_CS_FIELD_SIZE_MASK 0xFFFF 65 #define FCS_CS_FIELD_FLAG_OFFSET 24 66 #define FCS_CS_FIELD_FLAG_INIT BIT(0) 67 #define FCS_CS_FIELD_FLAG_UPDATE BIT(1) 68 #define FCS_CS_FIELD_FLAG_FINALIZE BIT(2) 69 70 #define FCS_AES_MAX_DATA_SIZE 0x10000000 /* 256 MB */ 71 #define FCS_AES_MIN_DATA_SIZE 0x20 /* 32 Byte */ 72 #define FCS_AES_CMD_MAX_WORD_SIZE 15U 73 74 #define FCS_GET_DIGEST_CMD_MAX_WORD_SIZE 7U 75 #define FCS_GET_DIGEST_RESP_MAX_WORD_SIZE 19U 76 #define FCS_MAC_VERIFY_CMD_MAX_WORD_SIZE 23U 77 #define FCS_MAC_VERIFY_RESP_MAX_WORD_SIZE 4U 78 #define FCS_SHA_HMAC_CRYPTO_PARAM_SIZE_OFFSET 8U 79 80 #define FCS_ECDSA_GET_PUBKEY_MAX_WORD_SIZE 5U 81 #define FCS_ECDSA_SHA2_DATA_SIGN_CMD_MAX_WORD_SIZE 7U 82 #define FCS_ECDSA_SHA2_DATA_SIG_VERIFY_CMD_MAX_WORD_SIZE 43U 83 #define FCS_ECDSA_HASH_SIGN_CMD_MAX_WORD_SIZE 17U 84 #define FCS_ECDSA_HASH_SIG_VERIFY_CMD_MAX_WORD_SIZE 52U 85 #define FCS_ECDH_REQUEST_CMD_MAX_WORD_SIZE 29U 86 /* FCS Payload Structure */ 87 typedef struct fcs_rng_payload_t { 88 uint32_t session_id; 89 uint32_t context_id; 90 uint32_t crypto_header; 91 uint32_t size; 92 } fcs_rng_payload; 93 94 typedef struct fcs_encrypt_payload_t { 95 uint32_t first_word; 96 uint32_t src_addr; 97 uint32_t src_size; 98 uint32_t dst_addr; 99 uint32_t dst_size; 100 } fcs_encrypt_payload; 101 102 typedef struct fcs_decrypt_payload_t { 103 uint32_t first_word; 104 uint32_t owner_id[2]; 105 uint32_t src_addr; 106 uint32_t src_size; 107 uint32_t dst_addr; 108 uint32_t dst_size; 109 } fcs_decrypt_payload; 110 111 typedef struct fcs_encrypt_ext_payload_t { 112 uint32_t session_id; 113 uint32_t context_id; 114 uint32_t crypto_header; 115 uint32_t src_addr; 116 uint32_t src_size; 117 uint32_t dst_addr; 118 uint32_t dst_size; 119 } fcs_encrypt_ext_payload; 120 121 typedef struct fcs_decrypt_ext_payload_t { 122 uint32_t session_id; 123 uint32_t context_id; 124 uint32_t crypto_header; 125 uint32_t owner_id[2]; 126 uint32_t src_addr; 127 uint32_t src_size; 128 uint32_t dst_addr; 129 uint32_t dst_size; 130 } fcs_decrypt_ext_payload; 131 132 typedef struct psgsigma_teardown_msg_t { 133 uint32_t reserved_word; 134 uint32_t magic_word; 135 uint32_t session_id; 136 } psgsigma_teardown_msg; 137 138 typedef struct fcs_cntr_set_preauth_payload_t { 139 uint32_t first_word; 140 uint32_t counter_value; 141 } fcs_cntr_set_preauth_payload; 142 143 typedef struct fcs_cs_key_payload_t { 144 uint32_t session_id; 145 uint32_t reserved0; 146 uint32_t reserved1; 147 uint32_t key_id; 148 } fcs_cs_key_payload; 149 150 typedef struct fcs_crypto_service_data_t { 151 uint32_t session_id; 152 uint32_t context_id; 153 uint32_t key_id; 154 uint32_t crypto_param_size; 155 uint64_t crypto_param; 156 } fcs_crypto_service_data; 157 158 typedef struct fcs_crypto_service_aes_data_t { 159 uint32_t session_id; 160 uint32_t context_id; 161 uint32_t param_size; 162 uint32_t key_id; 163 uint32_t crypto_param[7]; 164 } fcs_crypto_service_aes_data; 165 166 /* Functions Definitions */ 167 168 uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size, 169 uint32_t *mbox_error); 170 int intel_fcs_random_number_gen_ext(uint32_t session_id, uint32_t context_id, 171 uint32_t size, uint32_t *send_id); 172 uint32_t intel_fcs_send_cert(uint64_t addr, uint64_t size, 173 uint32_t *send_id); 174 uint32_t intel_fcs_get_provision_data(uint32_t *send_id); 175 uint32_t intel_fcs_cntr_set_preauth(uint8_t counter_type, 176 int32_t counter_value, 177 uint32_t test_bit, 178 uint32_t *mbox_error); 179 uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size, 180 uint32_t dst_addr, uint32_t dst_size, 181 uint32_t *send_id); 182 183 uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size, 184 uint32_t dst_addr, uint32_t dst_size, 185 uint32_t *send_id); 186 187 int intel_fcs_encryption_ext(uint32_t session_id, uint32_t context_id, 188 uint32_t src_addr, uint32_t src_size, 189 uint32_t dst_addr, uint32_t *dst_size, 190 uint32_t *mbox_error); 191 int intel_fcs_decryption_ext(uint32_t sesion_id, uint32_t context_id, 192 uint32_t src_addr, uint32_t src_size, 193 uint32_t dst_addr, uint32_t *dst_size, 194 uint32_t *mbox_error); 195 196 int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error); 197 int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error); 198 int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size, 199 uint64_t dst_addr, uint32_t *dst_size, 200 uint32_t *mbox_error); 201 int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size, 202 uint64_t dst_addr, uint32_t *dst_size, 203 uint32_t *mbox_error); 204 uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size, 205 uint32_t *mbox_error); 206 207 int intel_fcs_create_cert_on_reload(uint32_t cert_request, 208 uint32_t *mbox_error); 209 int intel_fcs_get_attestation_cert(uint32_t cert_request, uint64_t dst_addr, 210 uint32_t *dst_size, uint32_t *mbox_error); 211 212 int intel_fcs_open_crypto_service_session(uint32_t *session_id, 213 uint32_t *mbox_error); 214 int intel_fcs_close_crypto_service_session(uint32_t session_id, 215 uint32_t *mbox_error); 216 217 int intel_fcs_import_crypto_service_key(uint64_t src_addr, uint32_t src_size, 218 uint32_t *mbox_error); 219 int intel_fcs_export_crypto_service_key(uint32_t session_id, uint32_t key_id, 220 uint64_t dst_addr, uint32_t *dst_size, 221 uint32_t *mbox_error); 222 int intel_fcs_remove_crypto_service_key(uint32_t session_id, uint32_t key_id, 223 uint32_t *mbox_error); 224 int intel_fcs_get_crypto_service_key_info(uint32_t session_id, uint32_t key_id, 225 uint64_t dst_addr, uint32_t *dst_size, 226 uint32_t *mbox_error); 227 228 int intel_fcs_get_digest_init(uint32_t session_id, uint32_t context_id, 229 uint32_t key_id, uint32_t param_size, 230 uint64_t param_data, uint32_t *mbox_error); 231 int intel_fcs_get_digest_finalize(uint32_t session_id, uint32_t context_id, 232 uint32_t src_addr, uint32_t src_size, 233 uint64_t dst_addr, uint32_t *dst_size, 234 uint32_t *mbox_error); 235 236 int intel_fcs_mac_verify_init(uint32_t session_id, uint32_t context_id, 237 uint32_t key_id, uint32_t param_size, 238 uint64_t param_data, uint32_t *mbox_error); 239 int intel_fcs_mac_verify_finalize(uint32_t session_id, uint32_t context_id, 240 uint32_t src_addr, uint32_t src_size, 241 uint64_t dst_addr, uint32_t *dst_size, 242 uint32_t data_size, uint32_t *mbox_error); 243 244 int intel_fcs_ecdsa_hash_sign_init(uint32_t session_id, uint32_t context_id, 245 uint32_t key_id, uint32_t param_size, 246 uint64_t param_data, uint32_t *mbox_error); 247 int intel_fcs_ecdsa_hash_sign_finalize(uint32_t session_id, uint32_t context_id, 248 uint32_t src_addr, uint32_t src_size, 249 uint64_t dst_addr, uint32_t *dst_size, 250 uint32_t *mbox_error); 251 252 int intel_fcs_ecdsa_hash_sig_verify_init(uint32_t session_id, uint32_t context_id, 253 uint32_t key_id, uint32_t param_size, 254 uint64_t param_data, uint32_t *mbox_error); 255 int intel_fcs_ecdsa_hash_sig_verify_finalize(uint32_t session_id, uint32_t context_id, 256 uint32_t src_addr, uint32_t src_size, 257 uint64_t dst_addr, uint32_t *dst_size, 258 uint32_t *mbox_error); 259 260 int intel_fcs_ecdsa_sha2_data_sign_init(uint32_t session_id, 261 uint32_t context_id, uint32_t key_id, 262 uint32_t param_size, uint64_t param_data, 263 uint32_t *mbox_error); 264 int intel_fcs_ecdsa_sha2_data_sign_finalize(uint32_t session_id, 265 uint32_t context_id, uint32_t src_addr, 266 uint32_t src_size, uint64_t dst_addr, 267 uint32_t *dst_size, uint32_t *mbox_error); 268 269 int intel_fcs_ecdsa_sha2_data_sig_verify_init(uint32_t session_id, 270 uint32_t context_id, uint32_t key_id, 271 uint32_t param_size, uint64_t param_data, 272 uint32_t *mbox_error); 273 int intel_fcs_ecdsa_sha2_data_sig_verify_finalize(uint32_t session_id, 274 uint32_t context_id, uint32_t src_addr, 275 uint32_t src_size, uint64_t dst_addr, 276 uint32_t *dst_size, uint32_t data_size, 277 uint32_t *mbox_error); 278 279 int intel_fcs_ecdsa_get_pubkey_init(uint32_t session_id, uint32_t context_id, 280 uint32_t key_id, uint32_t param_size, 281 uint64_t param_data, uint32_t *mbox_error); 282 int intel_fcs_ecdsa_get_pubkey_finalize(uint32_t session_id, uint32_t context_id, 283 uint64_t dst_addr, uint32_t *dst_size, 284 uint32_t *mbox_error); 285 286 int intel_fcs_ecdh_request_init(uint32_t session_id, uint32_t context_id, 287 uint32_t key_id, uint32_t param_size, 288 uint64_t param_data, uint32_t *mbox_error); 289 int intel_fcs_ecdh_request_finalize(uint32_t session_id, uint32_t context_id, 290 uint32_t src_addr, uint32_t src_size, 291 uint64_t dst_addr, uint32_t *dst_size, 292 uint32_t *mbox_error); 293 294 int intel_fcs_aes_crypt_init(uint32_t session_id, uint32_t context_id, 295 uint32_t key_id, uint64_t param_addr, 296 uint32_t param_size, uint32_t *mbox_error); 297 int intel_fcs_aes_crypt_finalize(uint32_t session_id, uint32_t context_id, 298 uint64_t src_addr, uint32_t src_size, 299 uint64_t dst_addr, uint32_t dst_size, 300 uint32_t *send_id); 301 302 #endif /* SOCFPGA_FCS_H */ 303