1bf719f66SHadi Asyrafi /* 2bf719f66SHadi Asyrafi * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 32a165023SHadi Asyrafi * Copyright (c) 2019, Intel Corporation. All rights reserved. 4bf719f66SHadi Asyrafi * 5bf719f66SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 6bf719f66SHadi Asyrafi */ 7bf719f66SHadi Asyrafi 8bf719f66SHadi Asyrafi #ifndef CAD_QSPI_H 9bf719f66SHadi Asyrafi #define CAD_QSPI_H 10bf719f66SHadi Asyrafi 11bf719f66SHadi Asyrafi #define CAD_QSPI_MICRON_N25Q_SUPPORT 1 12bf719f66SHadi Asyrafi 13bf719f66SHadi Asyrafi #define CAD_INVALID -1 14bf719f66SHadi Asyrafi #define CAD_QSPI_ERROR -2 15bf719f66SHadi Asyrafi 16bf719f66SHadi Asyrafi #define CAD_QSPI_ADDR_FASTREAD 0 17bf719f66SHadi Asyrafi #define CAD_QSPI_ADDR_FASTREAD_DUAL_IO 1 18bf719f66SHadi Asyrafi #define CAD_QSPI_ADDR_FASTREAD_QUAD_IO 2 19bf719f66SHadi Asyrafi #define CAT_QSPI_ADDR_SINGLE_IO 0 20bf719f66SHadi Asyrafi #define CAT_QSPI_ADDR_DUAL_IO 1 21bf719f66SHadi Asyrafi #define CAT_QSPI_ADDR_QUAD_IO 2 22bf719f66SHadi Asyrafi 23bf719f66SHadi Asyrafi #define CAD_QSPI_BANK_ADDR(x) ((x) >> 24) 24bf719f66SHadi Asyrafi #define CAD_QSPI_BANK_ADDR_MSK 0xff000000 25bf719f66SHadi Asyrafi 26bf719f66SHadi Asyrafi #define CAD_QSPI_COMMAND_TIMEOUT 0x10000000 27bf719f66SHadi Asyrafi 28bf719f66SHadi Asyrafi #define CAD_QSPI_CFG 0x0 29bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_BAUDDIV_MSK 0xff87ffff 30bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_BAUDDIV(x) (((x) << 19) & 0x780000) 31bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_CS_MSK ~0x3c00 32bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_CS(x) (((x) << 11)) 33bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_ENABLE (1 << 0) 34bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_ENDMA_CLR_MSK 0xffff7fff 35*36cfbf3cSJustin Chadwell #define CAD_QSPI_CFG_IDLE (1U << 31) 36bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_SELCLKPHASE_CLR_MSK 0xfffffffb 37bf719f66SHadi Asyrafi #define CAD_QSPI_CFG_SELCLKPOL_CLR_MSK 0xfffffffd 38bf719f66SHadi Asyrafi 39bf719f66SHadi Asyrafi #define CAD_QSPI_DELAY 0xc 40bf719f66SHadi Asyrafi #define CAD_QSPI_DELAY_CSSOT(x) (((x) & 0xff) << 0) 41bf719f66SHadi Asyrafi #define CAD_QSPI_DELAY_CSEOT(x) (((x) & 0xff) << 8) 42bf719f66SHadi Asyrafi #define CAD_QSPI_DELAY_CSDADS(x) (((x) & 0xff) << 16) 43bf719f66SHadi Asyrafi #define CAD_QSPI_DELAY_CSDA(x) (((x) & 0xff) << 24) 44bf719f66SHadi Asyrafi 45bf719f66SHadi Asyrafi #define CAD_QSPI_DEVSZ 0x14 46bf719f66SHadi Asyrafi #define CAD_QSPI_DEVSZ_ADDR_BYTES(x) ((x) << 0) 47bf719f66SHadi Asyrafi #define CAD_QSPI_DEVSZ_BYTES_PER_PAGE(x) ((x) << 4) 48bf719f66SHadi Asyrafi #define CAD_QSPI_DEVSZ_BYTES_PER_BLOCK(x) ((x) << 16) 49bf719f66SHadi Asyrafi 50bf719f66SHadi Asyrafi #define CAD_QSPI_DEVWR 0x8 51bf719f66SHadi Asyrafi #define CAD_QSPI_DEVRD 0x4 52bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_OPCODE(x) (((x) & 0xff) << 0) 53bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_INST_TYPE(x) (((x) & 0x03) << 8) 54bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_ADDR_TYPE(x) (((x) & 0x03) << 12) 55bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_DATA_TYPE(x) (((x) & 0x03) << 16) 56bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_MODE_BIT(x) (((x) & 0x01) << 20) 57bf719f66SHadi Asyrafi #define CAD_QSPI_DEV_DUMMY_CLK_CYCLE(x) (((x) & 0x0f) << 24) 58bf719f66SHadi Asyrafi 59bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD 0x90 60bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_ADDR 0x94 61bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_EXECUTE 0x1 62bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_EXECUTE_STAT 0x2 63bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES_MAX 5 64bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUM_DUMMYBYTES(x) (((x) << 7) & 0x000f80) 65bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_OPCODE(x) (((x) & 0xff) << 24) 66bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_ENRDDATA(x) (((x) & 1) << 23) 67bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUMRDDATABYTES(x) (((x) & 0xf) << 20) 68bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_ENCMDADDR(x) (((x) & 1) << 19) 69bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_ENMODEBIT(x) (((x) & 1) << 18) 70bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUMADDRBYTES(x) (((x) & 0x3) << 16) 71bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_ENWRDATA(x) (((x) & 1) << 15) 72bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUMWRDATABYTES(x) (((x) & 0x7) << 12) 73bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_NUMDUMMYBYTES(x) (((x) & 0x1f) << 7) 74bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_RDDATA0 0xa0 75bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_RDDATA1 0xa4 76bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_WRDATA0 0xa8 77bf719f66SHadi Asyrafi #define CAD_QSPI_FLASHCMD_WRDATA1 0xac 78bf719f66SHadi Asyrafi 79bf719f66SHadi Asyrafi #define CAD_QSPI_RDDATACAP 0x10 80bf719f66SHadi Asyrafi #define CAD_QSPI_RDDATACAP_BYP(x) (((x) & 1) << 0) 81bf719f66SHadi Asyrafi #define CAD_QSPI_RDDATACAP_DELAY(x) (((x) & 0xf) << 1) 82bf719f66SHadi Asyrafi 83bf719f66SHadi Asyrafi #define CAD_QSPI_REMAPADDR 0x24 84bf719f66SHadi Asyrafi #define CAD_QSPI_REMAPADDR_VALUE_SET(x) (((x) & 0xffffffff) << 0) 85bf719f66SHadi Asyrafi 86bf719f66SHadi Asyrafi #define CAD_QSPI_SRAMPART 0x18 87bf719f66SHadi Asyrafi #define CAD_QSPI_SRAMFILL 0x2c 88bf719f66SHadi Asyrafi #define CAD_QSPI_SRAMPART_ADDR(x) (((x) >> 0) & 0x3ff) 89bf719f66SHadi Asyrafi #define CAD_QSPI_SRAM_FIFO_ENTRY_COUNT (512 / sizeof(uint32_t)) 90bf719f66SHadi Asyrafi #define CAD_QSPI_SRAMFILL_INDWRPART(x) (((x) >> 16) & 0x00ffff) 91bf719f66SHadi Asyrafi #define CAD_QSPI_SRAMFILL_INDRDPART(x) (((x) >> 0) & 0x00ffff) 92bf719f66SHadi Asyrafi 93bf719f66SHadi Asyrafi #define CAD_QSPI_SELCLKPHASE(x) (((x) & 1) << 2) 94bf719f66SHadi Asyrafi #define CAD_QSPI_SELCLKPOL(x) (((x) & 1) << 1) 95bf719f66SHadi Asyrafi 96bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_FLAGSR_PROGRAMREADY(x) (((x) >> 7) & 1) 97bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_FLAGSR_ERASEREADY(x) (((x) >> 7) & 1) 98bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_FLAGSR_ERASEERROR(x) (((x) >> 5) & 1) 99bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_FLAGSR_PROGRAMERROR(x) (((x) >> 4) & 1) 100bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_CLFSR 0x50 101bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_RDID 0x9f 102bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_WRDIS 0x4 103bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_WREN 0x6 104bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_SUBSEC_ERASE 0x20 105bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_SEC_ERASE 0xd8 106bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_WREN_EXT_REG 0xc5 107bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_DIE_ERASE 0xc4 108bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_BULK_ERASE 0xc7 109bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_RDSR 0x5 110bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_RDFLGSR 0x70 111bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_RESET_EN 0x66 112bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_OPCODE_RESET_MEM 0x99 113bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_RDID_CAPACITYID(x) (((x) >> 16) & 0xff) 114bf719f66SHadi Asyrafi #define CAD_QSPI_STIG_SR_BUSY(x) (((x) >> 0) & 1) 115bf719f66SHadi Asyrafi 116bf719f66SHadi Asyrafi 117bf719f66SHadi Asyrafi #define CAD_QSPI_INST_SINGLE 0 118bf719f66SHadi Asyrafi #define CAD_QSPI_INST_DUAL 1 119bf719f66SHadi Asyrafi #define CAD_QSPI_INST_QUAD 2 120bf719f66SHadi Asyrafi 121bf719f66SHadi Asyrafi #define CAD_QSPI_INDRDSTADDR 0x68 122bf719f66SHadi Asyrafi #define CAD_QSPI_INDRDCNT 0x6c 123bf719f66SHadi Asyrafi #define CAD_QSPI_INDRD 0x60 124bf719f66SHadi Asyrafi #define CAD_QSPI_INDRD_RD_STAT(x) (((x) >> 2) & 1) 125bf719f66SHadi Asyrafi #define CAD_QSPI_INDRD_START 1 126bf719f66SHadi Asyrafi #define CAD_QSPI_INDRD_IND_OPS_DONE 0x20 127bf719f66SHadi Asyrafi 128bf719f66SHadi Asyrafi #define CAD_QSPI_INDWR 0x70 129bf719f66SHadi Asyrafi #define CAD_QSPI_INDWR_RDSTAT(x) (((x) >> 2) & 1) 130bf719f66SHadi Asyrafi #define CAD_QSPI_INDWRSTADDR 0x78 131bf719f66SHadi Asyrafi #define CAD_QSPI_INDWRCNT 0x7c 132bf719f66SHadi Asyrafi #define CAD_QSPI_INDWR 0x70 133bf719f66SHadi Asyrafi #define CAD_QSPI_INDWR_START 0x1 134bf719f66SHadi Asyrafi #define CAD_QSPI_INDWR_INDDONE 0x20 135bf719f66SHadi Asyrafi 136bf719f66SHadi Asyrafi #define CAD_QSPI_INT_STATUS_ALL 0x0000ffff 137bf719f66SHadi Asyrafi 138bf719f66SHadi Asyrafi #define CAD_QSPI_N25Q_DIE_SIZE 0x02000000 139bf719f66SHadi Asyrafi #define CAD_QSPI_BANK_SIZE 0x01000000 140bf719f66SHadi Asyrafi #define CAD_QSPI_PAGE_SIZE 0x00000100 141bf719f66SHadi Asyrafi 142bf719f66SHadi Asyrafi #define CAD_QSPI_IRQMSK 0x44 143bf719f66SHadi Asyrafi 144bf719f66SHadi Asyrafi #define CAD_QSPI_SUBSECTOR_SIZE 0x1000 145bf719f66SHadi Asyrafi 1462a165023SHadi Asyrafi #define INTEL_QSPI_ADDR_BYTES 2 1472a165023SHadi Asyrafi #define INTEL_QSPI_BYTES_PER_DEV 256 1482a165023SHadi Asyrafi #define INTEL_BYTES_PER_BLOCK 16 149bf719f66SHadi Asyrafi 150bf719f66SHadi Asyrafi #define QSPI_FAST_READ 0xb 151bf719f66SHadi Asyrafi 1522a165023SHadi Asyrafi #define QSPI_WRITE 0x2 1532a165023SHadi Asyrafi 154bf719f66SHadi Asyrafi // QSPI CONFIGURATIONS 155bf719f66SHadi Asyrafi 156bf719f66SHadi Asyrafi #define QSPI_CONFIG_CPOL 1 157bf719f66SHadi Asyrafi #define QSPI_CONFIG_CPHA 1 158bf719f66SHadi Asyrafi 159bf719f66SHadi Asyrafi #define QSPI_CONFIG_CSSOT 0x14 160bf719f66SHadi Asyrafi #define QSPI_CONFIG_CSEOT 0x14 161bf719f66SHadi Asyrafi #define QSPI_CONFIG_CSDADS 0xff 162bf719f66SHadi Asyrafi #define QSPI_CONFIG_CSDA 0xc8 163bf719f66SHadi Asyrafi 164bf719f66SHadi Asyrafi int cad_qspi_init(uint32_t desired_clk_freq, uint32_t clk_phase, 165bf719f66SHadi Asyrafi uint32_t clk_pol, uint32_t csda, uint32_t csdads, 166bf719f66SHadi Asyrafi uint32_t cseot, uint32_t cssot, uint32_t rddatacap); 167bf719f66SHadi Asyrafi void cad_qspi_set_chip_select(int cs); 168bf719f66SHadi Asyrafi int cad_qspi_erase(uint32_t offset, uint32_t size); 169bf719f66SHadi Asyrafi int cad_qspi_write(void *buffer, uint32_t offset, uint32_t size); 170bf719f66SHadi Asyrafi int cad_qspi_read(void *buffer, uint32_t offset, uint32_t size); 171bf719f66SHadi Asyrafi int cad_qspi_update(void *buffer, uint32_t offset, uint32_t size); 172bf719f66SHadi Asyrafi 173bf719f66SHadi Asyrafi #endif 174bf719f66SHadi Asyrafi 175