1*29461e4cSJit Loon Lim /* 2*29461e4cSJit Loon Lim * Copyright (c) 2022-2023, Intel Corporation. All rights reserved. 3*29461e4cSJit Loon Lim * 4*29461e4cSJit Loon Lim * SPDX-License-Identifier: BSD-3-Clause 5*29461e4cSJit Loon Lim */ 6*29461e4cSJit Loon Lim 7*29461e4cSJit Loon Lim #ifndef DDR_H 8*29461e4cSJit Loon Lim #define DDR_H 9*29461e4cSJit Loon Lim 10*29461e4cSJit Loon Lim #include <lib/mmio.h> 11*29461e4cSJit Loon Lim #include "socfpga_handoff.h" 12*29461e4cSJit Loon Lim 13*29461e4cSJit Loon Lim /* MACRO DEFINATION */ 14*29461e4cSJit Loon Lim #define IO96B_0_REG_BASE 0x18400000 15*29461e4cSJit Loon Lim #define IO96B_1_REG_BASE 0x18800000 16*29461e4cSJit Loon Lim #define IO96B_CSR_BASE 0x05000000 17*29461e4cSJit Loon Lim #define IO96B_CSR_REG(reg) (IO96B_CSR_BASE + reg) 18*29461e4cSJit Loon Lim 19*29461e4cSJit Loon Lim #define IOSSM_CMD_MAX_WORD_SIZE 7U 20*29461e4cSJit Loon Lim #define IOSSM_RESP_MAX_WORD_SIZE 4U 21*29461e4cSJit Loon Lim 22*29461e4cSJit Loon Lim #define CCU_REG_BASE 0x1C000000 23*29461e4cSJit Loon Lim #define DMI0_DMIUSMCTCR 0x7300 24*29461e4cSJit Loon Lim #define DMI1_DMIUSMCTCR 0x8300 25*29461e4cSJit Loon Lim #define CCU_DMI_ALLOCEN BIT(1) 26*29461e4cSJit Loon Lim #define CCU_DMI_LOOKUPEN BIT(2) 27*29461e4cSJit Loon Lim #define CCU_REG(reg) (CCU_REG_BASE + reg) 28*29461e4cSJit Loon Lim 29*29461e4cSJit Loon Lim // CMD_RESPONSE_STATUS Register 30*29461e4cSJit Loon Lim #define CMD_RESPONSE_STATUS 0x45C 31*29461e4cSJit Loon Lim #define CMD_RESPONSE_OFFSET 0x4 32*29461e4cSJit Loon Lim #define CMD_RESPONSE_DATA_SHORT_MASK GENMASK(31, 16) 33*29461e4cSJit Loon Lim #define CMD_RESPONSE_DATA_SHORT_OFFSET 16 34*29461e4cSJit Loon Lim #define STATUS_CMD_RESPONSE_ERROR_MASK GENMASK(7, 5) 35*29461e4cSJit Loon Lim #define STATUS_CMD_RESPONSE_ERROR_OFFSET 5 36*29461e4cSJit Loon Lim #define STATUS_GENERAL_ERROR_MASK GENMASK(4, 1) 37*29461e4cSJit Loon Lim #define STATUS_GENERAL_ERROR_OFFSET 1 38*29461e4cSJit Loon Lim #define STATUS_COMMAND_RESPONSE_READY 0x1 39*29461e4cSJit Loon Lim #define STATUS_COMMAND_RESPONSE_READY_CLEAR 0x0 40*29461e4cSJit Loon Lim #define STATUS_COMMAND_RESPONSE_READY_MASK 0x1 41*29461e4cSJit Loon Lim #define STATUS_COMMAND_RESPONSE_READY_OFFSET 0 42*29461e4cSJit Loon Lim #define STATUS_COMMAND_RESPONSE(x) (((x) & \ 43*29461e4cSJit Loon Lim STATUS_COMMAND_RESPONSE_READY_MASK) >> \ 44*29461e4cSJit Loon Lim STATUS_COMMAND_RESPONSE_READY_OFFSET) 45*29461e4cSJit Loon Lim 46*29461e4cSJit Loon Lim // CMD_REQ Register 47*29461e4cSJit Loon Lim #define CMD_STATUS 0x400 48*29461e4cSJit Loon Lim #define CMD_PARAM 0x438 49*29461e4cSJit Loon Lim #define CMD_REQ 0x43C 50*29461e4cSJit Loon Lim #define CMD_PARAM_OFFSET 0x4 51*29461e4cSJit Loon Lim #define CMD_TARGET_IP_TYPE_MASK GENMASK(31, 29) 52*29461e4cSJit Loon Lim #define CMD_TARGET_IP_TYPE_OFFSET 29 53*29461e4cSJit Loon Lim #define CMD_TARGET_IP_INSTANCE_ID_MASK GENMASK(28, 24) 54*29461e4cSJit Loon Lim #define CMD_TARGET_IP_INSTANCE_ID_OFFSET 24 55*29461e4cSJit Loon Lim #define CMD_TYPE_MASK GENMASK(23, 16) 56*29461e4cSJit Loon Lim #define CMD_TYPE_OFFSET 16 57*29461e4cSJit Loon Lim #define CMD_OPCODE_MASK GENMASK(15, 0) 58*29461e4cSJit Loon Lim #define CMD_OPCODE_OFFSET 0 59*29461e4cSJit Loon Lim 60*29461e4cSJit Loon Lim #define CMD_INIT 0 61*29461e4cSJit Loon Lim 62*29461e4cSJit Loon Lim #define OPCODE_GET_MEM_INTF_INFO 0x0001 63*29461e4cSJit Loon Lim #define OPCODE_GET_MEM_TECHNOLOGY 0x0002 64*29461e4cSJit Loon Lim #define OPCODE_GET_MEM_WIDTH_INFO 0x0004 65*29461e4cSJit Loon Lim #define OPCODE_TRIG_MEM_CAL 0x000A 66*29461e4cSJit Loon Lim #define OPCODE_ECC_ENABLE_STATUS 0x0102 67*29461e4cSJit Loon Lim #define OPCODE_ECC_INTERRUPT_MASK 0x0105 68*29461e4cSJit Loon Lim #define OPCODE_ECC_SCRUB_MODE_0_START 0x0202 69*29461e4cSJit Loon Lim #define OPCODE_ECC_SCRUB_MODE_1_START 0x0203 70*29461e4cSJit Loon Lim #define OPCODE_BIST_RESULTS_STATUS 0x0302 71*29461e4cSJit Loon Lim #define OPCODE_BIST_MEM_INIT_START 0x0303 72*29461e4cSJit Loon Lim // Please update according to IOSSM mailbox spec 73*29461e4cSJit Loon Lim #define MBOX_ID_IOSSM 0x00 74*29461e4cSJit Loon Lim #define MBOX_CMD_GET_SYS_INFO 0x01 75*29461e4cSJit Loon Lim // Please update according to IOSSM mailbox spec 76*29461e4cSJit Loon Lim #define MBOX_CMD_GET_MEM_INFO 0x02 77*29461e4cSJit Loon Lim #define MBOX_CMD_TRIG_CONTROLLER_OP 0x04 78*29461e4cSJit Loon Lim #define MBOX_CMD_TRIG_MEM_CAL_OP 0x05 79*29461e4cSJit Loon Lim #define MBOX_CMD_POKE_REG 0xFD 80*29461e4cSJit Loon Lim #define MBOX_CMD_PEEK_REG 0xFE 81*29461e4cSJit Loon Lim #define MBOX_CMD_GET_DEBUG_LOG 0xFF 82*29461e4cSJit Loon Lim // Please update according to IOSSM mailbox spec 83*29461e4cSJit Loon Lim #define MBOX_CMD_DIRECT 0x00 84*29461e4cSJit Loon Lim 85*29461e4cSJit Loon Lim #define SOCFPGA_SYSMGR_BOOT_SCRATCH_POR_0_MASK 0x01 86*29461e4cSJit Loon Lim 87*29461e4cSJit Loon Lim #define IOSSM_MB_WRITE(addr, data) mmio_write_32(addr, data) 88*29461e4cSJit Loon Lim 89*29461e4cSJit Loon Lim /* FUNCTION DEFINATION */ 90*29461e4cSJit Loon Lim int ddr_calibration_check(void); 91*29461e4cSJit Loon Lim 92*29461e4cSJit Loon Lim int iossm_mb_init(void); 93*29461e4cSJit Loon Lim 94*29461e4cSJit Loon Lim int iossm_mb_read_response(void); 95*29461e4cSJit Loon Lim 96*29461e4cSJit Loon Lim int iossm_mb_send(uint32_t cmd_target_ip_type, uint32_t cmd_target_ip_instance_id, 97*29461e4cSJit Loon Lim uint32_t cmd_type, uint32_t cmd_opcode, uint32_t *args, 98*29461e4cSJit Loon Lim unsigned int len); 99*29461e4cSJit Loon Lim 100*29461e4cSJit Loon Lim int ddr_iossm_mailbox_cmd(uint32_t cmd); 101*29461e4cSJit Loon Lim 102*29461e4cSJit Loon Lim int ddr_init(void); 103*29461e4cSJit Loon Lim 104*29461e4cSJit Loon Lim int ddr_config_handoff(handoff *hoff_ptr); 105*29461e4cSJit Loon Lim 106*29461e4cSJit Loon Lim void ddr_enable_ns_access(void); 107*29461e4cSJit Loon Lim 108*29461e4cSJit Loon Lim void ddr_enable_firewall(void); 109*29461e4cSJit Loon Lim 110*29461e4cSJit Loon Lim bool is_ddr_init_in_progress(void); 111*29461e4cSJit Loon Lim 112*29461e4cSJit Loon Lim #endif 113