xref: /rk3399_ARM-atf/plat/intel/soc/agilex5/include/socfpga_plat_def.h (revision 306551362c15c3be7d118b549c7c99290716d5d6)
1 /*
2  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4  * Copyright (c) 2024, Altera Corporation. All rights reserved.
5  *
6  * SPDX-License-Identifier: BSD-3-Clause
7  */
8 
9 #ifndef PLAT_SOCFPGA_DEF_H
10 #define PLAT_SOCFPGA_DEF_H
11 
12 #include "agilex5_memory_controller.h"
13 #include "agilex5_system_manager.h"
14 
15 #include <platform_def.h>
16 
17 /* Platform Setting */
18 #define PLATFORM_MODEL						PLAT_SOCFPGA_AGILEX5
19 #define BOOT_SOURCE						BOOT_SOURCE_SDMMC
20 /* 1 = Flush cache, 0 = No cache flush.
21  * Default for Agilex5 is Cache flush.
22  */
23 #define CACHE_FLUSH							1
24 #define MMC_DEVICE_TYPE						1  /* MMC = 0, SD = 1 */
25 #define XLAT_TABLES_V2						U(1)
26 #define PLAT_PRIMARY_CPU_A55					0x000
27 #define PLAT_PRIMARY_CPU_A76					0x200
28 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT				MPIDR_AFF2_SHIFT
29 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT				MPIDR_AFF1_SHIFT
30 #define PLAT_L2_RESET_REQ					0xB007C0DE
31 #define PLAT_HANDOFF_OFFSET					0x0007F000
32 #define PLAT_TIMER_BASE_ADDR					0x10D01000
33 
34 /* System Counter */
35 /* TODO: Update back to 400MHz.
36  * This shall be updated to read from L4 clock instead of hardcoded.
37  */
38 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS				U(400000000)
39 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ				U(400)
40 
41 /* FPGA config helpers */
42 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR				0x80400000
43 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE				0x82000000
44 
45 /* QSPI Setting */
46 #define CAD_QSPIDATA_OFST					0x10900000
47 #define CAD_QSPI_OFFSET						0x108d2000
48 
49 /* SDMMC Setting */
50 # if ARM_LINUX_KERNEL_AS_BL33
51 #define SOCFPGA_MMC_BLOCK_SIZE					U(32768)
52 # else
53 #define SOCFPGA_MMC_BLOCK_SIZE					U(8192)
54 # endif
55 
56 /* Register Mapping */
57 #define SOCFPGA_CCU_NOC_REG_BASE				0x1c000000
58 #define SOCFPGA_F2SDRAMMGR_REG_BASE				0x18001000
59 
60 #define SOCFPGA_MMC_REG_BASE					0x10808000
61 #define SOCFPGA_MEMCTRL_REG_BASE				0x108CC000
62 #define SOCFPGA_RSTMGR_REG_BASE					0x10d11000
63 #define SOCFPGA_SYSMGR_REG_BASE					0x10d12000
64 #define SOCFPGA_PINMUX_REG_BASE					0x10d13000
65 #define SOCFPGA_NAND_REG_BASE					0x10B80000
66 #define SOCFPGA_ECC_QSPI_REG_BASE				0x10A22000
67 
68 #define SOCFPGA_L4_PER_SCR_REG_BASE				0x10d21000
69 #define SOCFPGA_L4_SYS_SCR_REG_BASE				0x10d21100
70 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE				0x10d21200
71 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE				0x10d21300
72 
73 /* Define maximum page size for NAND flash devices */
74 #define PLATFORM_MTD_MAX_PAGE_SIZE				U(0x2000)
75 
76 /*******************************************************************************
77  * Platform memory map related constants
78  ******************************************************************************/
79 #define DRAM_BASE						(0x80000000)
80 #define DRAM_SIZE						(0x80000000)
81 
82 #define OCRAM_BASE						(0x00000000)
83 #define OCRAM_SIZE						(0x00080000)
84 
85 #define MEM64_BASE						(0x0080000000)
86 #define MEM64_SIZE						(0x0080000000)
87 
88 //128MB PSS
89 #define PSS_BASE						(0x10000000)
90 #define PSS_SIZE						(0x08000000)
91 
92 //64MB MPFE
93 #define MPFE_BASE						(0x18000000)
94 #define MPFE_SIZE						(0x04000000)
95 
96 //16MB CCU
97 #define CCU_BASE						(0x1C000000)
98 #define CCU_SIZE						(0x01000000)
99 
100 //1MB GIC
101 #define GIC_BASE						(0x1D000000)
102 #define GIC_SIZE						(0x00100000)
103 
104 #define BL2_BASE						(0x00000000)
105 #define BL2_LIMIT						(0x0007E000)
106 
107 #define BL31_BASE						(0x80000000)
108 #define BL31_LIMIT						(0x82000000)
109 /*******************************************************************************
110  * UART related constants
111  ******************************************************************************/
112 #define PLAT_UART0_BASE						(0x10C02000)
113 #define PLAT_UART1_BASE						(0x10C02100)
114 
115 /*******************************************************************************
116  * WDT related constants
117  ******************************************************************************/
118 #define WDT_BASE						(0x10D00200)
119 
120 /*******************************************************************************
121  * GIC related constants
122  ******************************************************************************/
123 #define PLAT_GIC_BASE						(0x1D000000)
124 #define PLAT_GICC_BASE						(PLAT_GIC_BASE + 0x20000)
125 #define PLAT_GICD_BASE						(PLAT_GIC_BASE + 0x00000)
126 #define PLAT_GICR_BASE						(PLAT_GIC_BASE + 0x60000)
127 
128 #define PLAT_INTEL_SOCFPGA_GICR_BASE				PLAT_GICR_BASE
129 
130 /*******************************************************************************
131  * SDMMC related pointer function
132  ******************************************************************************/
133 #define SDMMC_READ_BLOCKS					sdmmc_read_blocks
134 #define SDMMC_WRITE_BLOCKS					sdmmc_write_blocks
135 
136 /*******************************************************************************
137  * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
138  * is done and HPS should trigger warm reset via RMR_EL3.
139  ******************************************************************************/
140 #define L2_RESET_DONE_REG					0x10D12218
141 
142 #endif /* PLAT_SOCFPGA_DEF_H */
143