17931d332SJit Loon Lim /* 27931d332SJit Loon Lim * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved. 37931d332SJit Loon Lim * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 43eb5640aSSieu Mun Tang * Copyright (c) 2024, Altera Corporation. All rights reserved. 57931d332SJit Loon Lim * 67931d332SJit Loon Lim * SPDX-License-Identifier: BSD-3-Clause 77931d332SJit Loon Lim */ 87931d332SJit Loon Lim 97931d332SJit Loon Lim #include <assert.h> 107931d332SJit Loon Lim #include <arch.h> 117931d332SJit Loon Lim #include <arch_helpers.h> 127931d332SJit Loon Lim #include <common/bl_common.h> 137931d332SJit Loon Lim #include <common/debug.h> 147931d332SJit Loon Lim #include <common/desc_image_load.h> 157931d332SJit Loon Lim #include <drivers/cadence/cdns_sdmmc.h> 167931d332SJit Loon Lim #include <drivers/generic_delay_timer.h> 177931d332SJit Loon Lim #include <drivers/synopsys/dw_mmc.h> 187931d332SJit Loon Lim #include <drivers/ti/uart/uart_16550.h> 197931d332SJit Loon Lim #include <lib/mmio.h> 207931d332SJit Loon Lim #include <lib/xlat_tables/xlat_tables_v2.h> 217931d332SJit Loon Lim 227931d332SJit Loon Lim #include "agilex5_clock_manager.h" 23ce21a1a9SSieu Mun Tang #include "agilex5_ddr.h" 247931d332SJit Loon Lim #include "agilex5_memory_controller.h" 257931d332SJit Loon Lim #include "agilex5_mmc.h" 267931d332SJit Loon Lim #include "agilex5_pinmux.h" 27b3d28508SSieu Mun Tang #include "agilex5_power_manager.h" 287931d332SJit Loon Lim #include "agilex5_system_manager.h" 297931d332SJit Loon Lim #include "ccu/ncore_ccu.h" 307931d332SJit Loon Lim #include "combophy/combophy.h" 317931d332SJit Loon Lim #include "nand/nand.h" 327931d332SJit Loon Lim #include "qspi/cadence_qspi.h" 337931d332SJit Loon Lim #include "sdmmc/sdmmc.h" 347931d332SJit Loon Lim #include "socfpga_emac.h" 357931d332SJit Loon Lim #include "socfpga_f2sdram_manager.h" 367931d332SJit Loon Lim #include "socfpga_handoff.h" 377931d332SJit Loon Lim #include "socfpga_mailbox.h" 387931d332SJit Loon Lim #include "socfpga_private.h" 397931d332SJit Loon Lim #include "socfpga_reset_manager.h" 406cbe2c5dSMahesh Rao #include "socfpga_ros.h" 413eb5640aSSieu Mun Tang #include "socfpga_vab.h" 427931d332SJit Loon Lim #include "wdt/watchdog.h" 437931d332SJit Loon Lim 447931d332SJit Loon Lim 457931d332SJit Loon Lim /* Declare mmc_info */ 467931d332SJit Loon Lim static struct mmc_device_info mmc_info; 477931d332SJit Loon Lim 487931d332SJit Loon Lim /* Declare cadence idmac descriptor */ 497931d332SJit Loon Lim extern struct cdns_idmac_desc cdns_desc[8] __aligned(32); 507931d332SJit Loon Lim 517931d332SJit Loon Lim const mmap_region_t agilex_plat_mmap[] = { 527931d332SJit Loon Lim MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, 537931d332SJit Loon Lim MT_MEMORY | MT_RW | MT_NS), 547931d332SJit Loon Lim MAP_REGION_FLAT(PSS_BASE, PSS_SIZE, 557931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_NS), 567931d332SJit Loon Lim MAP_REGION_FLAT(MPFE_BASE, MPFE_SIZE, 577931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 587931d332SJit Loon Lim MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 597931d332SJit Loon Lim MT_NON_CACHEABLE | MT_RW | MT_SECURE), 607931d332SJit Loon Lim MAP_REGION_FLAT(CCU_BASE, CCU_SIZE, 617931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 627931d332SJit Loon Lim MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, 637931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_NS), 647931d332SJit Loon Lim MAP_REGION_FLAT(GIC_BASE, GIC_SIZE, 657931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 667931d332SJit Loon Lim {0}, 677931d332SJit Loon Lim }; 687931d332SJit Loon Lim 697931d332SJit Loon Lim boot_source_type boot_source = BOOT_SOURCE; 707931d332SJit Loon Lim 71fa1e92c6SSieu Mun Tang void bl2_el3_early_platform_setup(u_register_t x0 __unused, 72fa1e92c6SSieu Mun Tang u_register_t x1 __unused, 73fa1e92c6SSieu Mun Tang u_register_t x2 __unused, 74fa1e92c6SSieu Mun Tang u_register_t x3 __unused) 757931d332SJit Loon Lim { 767931d332SJit Loon Lim static console_t console; 77b3d28508SSieu Mun Tang handoff reverse_handoff_ptr; 787931d332SJit Loon Lim 79b3d28508SSieu Mun Tang /* Enable nonsecure access for peripherals and other misc components */ 807931d332SJit Loon Lim enable_nonsecure_access(); 817931d332SJit Loon Lim 82b3d28508SSieu Mun Tang /* Bring all the required peripherals out of reset */ 837931d332SJit Loon Lim deassert_peripheral_reset(); 84ce21a1a9SSieu Mun Tang 85b3d28508SSieu Mun Tang /* 86b3d28508SSieu Mun Tang * Initialize the UART console early in BL2 EL3 boot flow to get 87b3d28508SSieu Mun Tang * the error/notice messages wherever required. 88b3d28508SSieu Mun Tang */ 89b3d28508SSieu Mun Tang console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK, 90b3d28508SSieu Mun Tang PLAT_BAUDRATE, &console); 91b3d28508SSieu Mun Tang 92b3d28508SSieu Mun Tang /* Generic delay timer init */ 93b3d28508SSieu Mun Tang generic_delay_timer_init(); 94b3d28508SSieu Mun Tang 95b3d28508SSieu Mun Tang socfpga_delay_timer_init(); 96b3d28508SSieu Mun Tang 97b3d28508SSieu Mun Tang /* Get the handoff data */ 98b3d28508SSieu Mun Tang if ((socfpga_get_handoff(&reverse_handoff_ptr)) != 0) { 99fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Failed to get the correct handoff data\n"); 100b3d28508SSieu Mun Tang panic(); 101b3d28508SSieu Mun Tang } 102b3d28508SSieu Mun Tang 103fa1e92c6SSieu Mun Tang /* Configure the pinmux */ 104fa1e92c6SSieu Mun Tang config_pinmux(&reverse_handoff_ptr); 105fa1e92c6SSieu Mun Tang 106fa1e92c6SSieu Mun Tang /* Configure the clock manager */ 107fa1e92c6SSieu Mun Tang if ((config_clkmgr_handoff(&reverse_handoff_ptr)) != 0) { 108fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Failed to initialize the clock manager\n"); 109fa1e92c6SSieu Mun Tang panic(); 110fa1e92c6SSieu Mun Tang } 111fa1e92c6SSieu Mun Tang 112b3d28508SSieu Mun Tang /* Configure power manager PSS SRAM power gate */ 113b3d28508SSieu Mun Tang config_pwrmgr_handoff(&reverse_handoff_ptr); 114b3d28508SSieu Mun Tang 115b3d28508SSieu Mun Tang /* Initialize the mailbox to enable communication between HPS and SDM */ 116b3d28508SSieu Mun Tang mailbox_init(); 117b3d28508SSieu Mun Tang 118fa1e92c6SSieu Mun Tang /* Perform a handshake with certain peripherals before issuing a reset */ 119fa1e92c6SSieu Mun Tang config_hps_hs_before_warm_reset(); 120fa1e92c6SSieu Mun Tang 121fa1e92c6SSieu Mun Tang /* TODO: watchdog init */ 122fa1e92c6SSieu Mun Tang //watchdog_init(clkmgr_get_rate(CLKMGR_WDT_CLK_ID)); 123fa1e92c6SSieu Mun Tang 124fa1e92c6SSieu Mun Tang /* Initialize the CCU module for hardware cache coherency */ 125fa1e92c6SSieu Mun Tang init_ncore_ccu(); 126fa1e92c6SSieu Mun Tang 127fa1e92c6SSieu Mun Tang socfpga_emac_init(); 128fa1e92c6SSieu Mun Tang 129ce21a1a9SSieu Mun Tang /* DDR and IOSSM driver init */ 130ce21a1a9SSieu Mun Tang agilex5_ddr_init(&reverse_handoff_ptr); 131ce21a1a9SSieu Mun Tang 1327931d332SJit Loon Lim if (combo_phy_init(&reverse_handoff_ptr) != 0) { 133fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Combo Phy initialization failed\n"); 1347931d332SJit Loon Lim } 1357931d332SJit Loon Lim 136b3d28508SSieu Mun Tang /* Enable FPGA bridges as required */ 137b727664eSSieu Mun Tang if (!intel_mailbox_is_fpga_not_ready()) { 138b727664eSSieu Mun Tang socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK | 139b727664eSSieu Mun Tang FPGA2SOC_MASK | F2SDRAM0_MASK); 140b727664eSSieu Mun Tang } 1417931d332SJit Loon Lim } 1427931d332SJit Loon Lim 1437931d332SJit Loon Lim void bl2_el3_plat_arch_setup(void) 1447931d332SJit Loon Lim { 1457931d332SJit Loon Lim handoff reverse_handoff_ptr; 1466cbe2c5dSMahesh Rao unsigned long offset = 0; 1477931d332SJit Loon Lim 148*e60bedd5SSieu Mun Tang struct cdns_sdmmc_params params = EMMC_INIT_PARAMS((uintptr_t) &cdns_desc, 149*e60bedd5SSieu Mun Tang clkmgr_get_rate(CLKMGR_SDMMC_CLK_ID)); 1507931d332SJit Loon Lim 1517931d332SJit Loon Lim mmc_info.mmc_dev_type = MMC_DEVICE_TYPE; 1527931d332SJit Loon Lim mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3; 1537931d332SJit Loon Lim 1547931d332SJit Loon Lim /* Request ownership and direct access to QSPI */ 1557931d332SJit Loon Lim mailbox_hps_qspi_enable(); 1567931d332SJit Loon Lim 1577931d332SJit Loon Lim switch (boot_source) { 1587931d332SJit Loon Lim case BOOT_SOURCE_SDMMC: 1597931d332SJit Loon Lim NOTICE("SDMMC boot\n"); 1607931d332SJit Loon Lim sdmmc_init(&reverse_handoff_ptr, ¶ms, &mmc_info); 1616cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE); 1627931d332SJit Loon Lim break; 1637931d332SJit Loon Lim 1647931d332SJit Loon Lim case BOOT_SOURCE_QSPI: 1657931d332SJit Loon Lim NOTICE("QSPI boot\n"); 1667931d332SJit Loon Lim cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL, 1677931d332SJit Loon Lim QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS, 1687931d332SJit Loon Lim QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0); 1696cbe2c5dSMahesh Rao if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) { 1706cbe2c5dSMahesh Rao offset = PLAT_QSPI_DATA_BASE; 1716cbe2c5dSMahesh Rao } 1726cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, offset); 1737931d332SJit Loon Lim break; 1747931d332SJit Loon Lim 1757931d332SJit Loon Lim case BOOT_SOURCE_NAND: 1767931d332SJit Loon Lim NOTICE("NAND boot\n"); 1777931d332SJit Loon Lim nand_init(&reverse_handoff_ptr); 1786cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_NAND_DATA_BASE); 1797931d332SJit Loon Lim break; 1807931d332SJit Loon Lim 1817931d332SJit Loon Lim default: 1827931d332SJit Loon Lim ERROR("Unsupported boot source\n"); 1837931d332SJit Loon Lim panic(); 1847931d332SJit Loon Lim break; 1857931d332SJit Loon Lim } 1867931d332SJit Loon Lim } 1877931d332SJit Loon Lim 1887931d332SJit Loon Lim uint32_t get_spsr_for_bl33_entry(void) 1897931d332SJit Loon Lim { 1907931d332SJit Loon Lim unsigned long el_status; 1917931d332SJit Loon Lim unsigned int mode; 1927931d332SJit Loon Lim uint32_t spsr; 1937931d332SJit Loon Lim 1947931d332SJit Loon Lim /* Figure out what mode we enter the non-secure world in */ 1957931d332SJit Loon Lim el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 1967931d332SJit Loon Lim el_status &= ID_AA64PFR0_ELX_MASK; 1977931d332SJit Loon Lim 1987931d332SJit Loon Lim mode = (el_status) ? MODE_EL2 : MODE_EL1; 1997931d332SJit Loon Lim 2007931d332SJit Loon Lim /* 2017931d332SJit Loon Lim * TODO: Consider the possibility of specifying the SPSR in 2027931d332SJit Loon Lim * the FIP ToC and allowing the platform to have a say as 2037931d332SJit Loon Lim * well. 2047931d332SJit Loon Lim */ 2057931d332SJit Loon Lim spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 2067931d332SJit Loon Lim return spsr; 2077931d332SJit Loon Lim } 2087931d332SJit Loon Lim 2097931d332SJit Loon Lim int bl2_plat_handle_post_image_load(unsigned int image_id) 2107931d332SJit Loon Lim { 2117931d332SJit Loon Lim bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 2127931d332SJit Loon Lim 2137931d332SJit Loon Lim assert(bl_mem_params); 2147931d332SJit Loon Lim 2153eb5640aSSieu Mun Tang #if SOCFPGA_SECURE_VAB_AUTH 2163eb5640aSSieu Mun Tang /* 2173eb5640aSSieu Mun Tang * VAB Authentication start here. 2183eb5640aSSieu Mun Tang * If failed to authenticate, shall not proceed to process BL31 and hang. 2193eb5640aSSieu Mun Tang */ 2203eb5640aSSieu Mun Tang int ret = 0; 2213eb5640aSSieu Mun Tang 2223eb5640aSSieu Mun Tang ret = socfpga_vab_init(image_id); 2233eb5640aSSieu Mun Tang if (ret < 0) { 2243eb5640aSSieu Mun Tang ERROR("SOCFPGA VAB Authentication failed\n"); 2253eb5640aSSieu Mun Tang wfi(); 2263eb5640aSSieu Mun Tang } 2273eb5640aSSieu Mun Tang #endif 2283eb5640aSSieu Mun Tang 2297931d332SJit Loon Lim switch (image_id) { 2307931d332SJit Loon Lim case BL33_IMAGE_ID: 2317931d332SJit Loon Lim bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 2327931d332SJit Loon Lim bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry(); 2337931d332SJit Loon Lim break; 2347931d332SJit Loon Lim default: 2357931d332SJit Loon Lim break; 2367931d332SJit Loon Lim } 2377931d332SJit Loon Lim 2387931d332SJit Loon Lim return 0; 2397931d332SJit Loon Lim } 2407931d332SJit Loon Lim 2417931d332SJit Loon Lim /******************************************************************************* 2427931d332SJit Loon Lim * Perform any BL3-1 platform setup code 2437931d332SJit Loon Lim ******************************************************************************/ 2447931d332SJit Loon Lim void bl2_platform_setup(void) 2457931d332SJit Loon Lim { 2467931d332SJit Loon Lim } 247