17931d332SJit Loon Lim /* 27931d332SJit Loon Lim * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved. 37931d332SJit Loon Lim * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4*29d1e29dSJit Loon Lim * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 57931d332SJit Loon Lim * 67931d332SJit Loon Lim * SPDX-License-Identifier: BSD-3-Clause 77931d332SJit Loon Lim */ 87931d332SJit Loon Lim 97931d332SJit Loon Lim #include <assert.h> 107931d332SJit Loon Lim #include <arch.h> 117931d332SJit Loon Lim #include <arch_helpers.h> 127931d332SJit Loon Lim #include <common/bl_common.h> 137931d332SJit Loon Lim #include <common/debug.h> 147931d332SJit Loon Lim #include <common/desc_image_load.h> 157931d332SJit Loon Lim #include <drivers/cadence/cdns_sdmmc.h> 167931d332SJit Loon Lim #include <drivers/generic_delay_timer.h> 177931d332SJit Loon Lim #include <drivers/synopsys/dw_mmc.h> 187931d332SJit Loon Lim #include <drivers/ti/uart/uart_16550.h> 197931d332SJit Loon Lim #include <lib/mmio.h> 207931d332SJit Loon Lim #include <lib/xlat_tables/xlat_tables_v2.h> 217931d332SJit Loon Lim 227931d332SJit Loon Lim #include "agilex5_clock_manager.h" 23ce21a1a9SSieu Mun Tang #include "agilex5_ddr.h" 247931d332SJit Loon Lim #include "agilex5_memory_controller.h" 257931d332SJit Loon Lim #include "agilex5_mmc.h" 267931d332SJit Loon Lim #include "agilex5_pinmux.h" 27b3d28508SSieu Mun Tang #include "agilex5_power_manager.h" 287931d332SJit Loon Lim #include "agilex5_system_manager.h" 297931d332SJit Loon Lim #include "ccu/ncore_ccu.h" 307931d332SJit Loon Lim #include "combophy/combophy.h" 317931d332SJit Loon Lim #include "nand/nand.h" 327931d332SJit Loon Lim #include "qspi/cadence_qspi.h" 337931d332SJit Loon Lim #include "sdmmc/sdmmc.h" 34*29d1e29dSJit Loon Lim /* TODO: DTB not available */ 35*29d1e29dSJit Loon Lim // #include "socfpga_dt.h" 367931d332SJit Loon Lim #include "socfpga_emac.h" 377931d332SJit Loon Lim #include "socfpga_f2sdram_manager.h" 387931d332SJit Loon Lim #include "socfpga_handoff.h" 397931d332SJit Loon Lim #include "socfpga_mailbox.h" 407931d332SJit Loon Lim #include "socfpga_private.h" 417931d332SJit Loon Lim #include "socfpga_reset_manager.h" 426cbe2c5dSMahesh Rao #include "socfpga_ros.h" 433eb5640aSSieu Mun Tang #include "socfpga_vab.h" 447931d332SJit Loon Lim #include "wdt/watchdog.h" 457931d332SJit Loon Lim 467931d332SJit Loon Lim 477931d332SJit Loon Lim /* Declare mmc_info */ 487931d332SJit Loon Lim static struct mmc_device_info mmc_info; 497931d332SJit Loon Lim 507931d332SJit Loon Lim /* Declare cadence idmac descriptor */ 517931d332SJit Loon Lim extern struct cdns_idmac_desc cdns_desc[8] __aligned(32); 527931d332SJit Loon Lim 537931d332SJit Loon Lim const mmap_region_t agilex_plat_mmap[] = { 547931d332SJit Loon Lim MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, 557931d332SJit Loon Lim MT_MEMORY | MT_RW | MT_NS), 567931d332SJit Loon Lim MAP_REGION_FLAT(PSS_BASE, PSS_SIZE, 577931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_NS), 587931d332SJit Loon Lim MAP_REGION_FLAT(MPFE_BASE, MPFE_SIZE, 597931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 607931d332SJit Loon Lim MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 617931d332SJit Loon Lim MT_NON_CACHEABLE | MT_RW | MT_SECURE), 627931d332SJit Loon Lim MAP_REGION_FLAT(CCU_BASE, CCU_SIZE, 637931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 647931d332SJit Loon Lim MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, 657931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_NS), 667931d332SJit Loon Lim MAP_REGION_FLAT(GIC_BASE, GIC_SIZE, 677931d332SJit Loon Lim MT_DEVICE | MT_RW | MT_SECURE), 687931d332SJit Loon Lim {0}, 697931d332SJit Loon Lim }; 707931d332SJit Loon Lim 717931d332SJit Loon Lim boot_source_type boot_source = BOOT_SOURCE; 727931d332SJit Loon Lim 73fa1e92c6SSieu Mun Tang void bl2_el3_early_platform_setup(u_register_t x0 __unused, 74fa1e92c6SSieu Mun Tang u_register_t x1 __unused, 75fa1e92c6SSieu Mun Tang u_register_t x2 __unused, 76fa1e92c6SSieu Mun Tang u_register_t x3 __unused) 777931d332SJit Loon Lim { 787931d332SJit Loon Lim static console_t console; 79b3d28508SSieu Mun Tang handoff reverse_handoff_ptr; 807931d332SJit Loon Lim 81b3d28508SSieu Mun Tang /* Enable nonsecure access for peripherals and other misc components */ 827931d332SJit Loon Lim enable_nonsecure_access(); 837931d332SJit Loon Lim 84b3d28508SSieu Mun Tang /* Bring all the required peripherals out of reset */ 857931d332SJit Loon Lim deassert_peripheral_reset(); 86ce21a1a9SSieu Mun Tang 87b3d28508SSieu Mun Tang /* 88b3d28508SSieu Mun Tang * Initialize the UART console early in BL2 EL3 boot flow to get 89b3d28508SSieu Mun Tang * the error/notice messages wherever required. 90b3d28508SSieu Mun Tang */ 91b3d28508SSieu Mun Tang console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK, 92b3d28508SSieu Mun Tang PLAT_BAUDRATE, &console); 93b3d28508SSieu Mun Tang 94b3d28508SSieu Mun Tang /* Generic delay timer init */ 95b3d28508SSieu Mun Tang generic_delay_timer_init(); 96b3d28508SSieu Mun Tang 97b3d28508SSieu Mun Tang socfpga_delay_timer_init(); 98b3d28508SSieu Mun Tang 99b3d28508SSieu Mun Tang /* Get the handoff data */ 100b3d28508SSieu Mun Tang if ((socfpga_get_handoff(&reverse_handoff_ptr)) != 0) { 101fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Failed to get the correct handoff data\n"); 102b3d28508SSieu Mun Tang panic(); 103b3d28508SSieu Mun Tang } 104b3d28508SSieu Mun Tang 105fa1e92c6SSieu Mun Tang /* Configure the pinmux */ 106fa1e92c6SSieu Mun Tang config_pinmux(&reverse_handoff_ptr); 107fa1e92c6SSieu Mun Tang 108beba2040SSieu Mun Tang /* Configure OCRAM to NON SECURE ACCESS */ 109beba2040SSieu Mun Tang mmio_write_32(OCRAM_REGION_0_REG_BASE, OCRAM_NON_SECURE_ENABLE); 110beba2040SSieu Mun Tang mmio_write_32(SOCFPGA_L4_PER_SCR_REG_BASE + SOCFPGA_SDMMC_SECU_BIT, 111beba2040SSieu Mun Tang SOCFPGA_SDMMC_SECU_BIT_ENABLE); 112beba2040SSieu Mun Tang mmio_write_32(SOCFPGA_L4_SYS_SCR_REG_BASE + SOCFPGA_SDMMC_SECU_BIT, 113beba2040SSieu Mun Tang SOCFPGA_SDMMC_SECU_BIT_ENABLE); 114beba2040SSieu Mun Tang mmio_write_32(SOCFPGA_LWSOC2FPGA_SCR_REG_BASE, 115beba2040SSieu Mun Tang SOCFPGA_LWSOC2FPGA_ENABLE); 116beba2040SSieu Mun Tang 117fa1e92c6SSieu Mun Tang /* Configure the clock manager */ 118fa1e92c6SSieu Mun Tang if ((config_clkmgr_handoff(&reverse_handoff_ptr)) != 0) { 119fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Failed to initialize the clock manager\n"); 120fa1e92c6SSieu Mun Tang panic(); 121fa1e92c6SSieu Mun Tang } 122fa1e92c6SSieu Mun Tang 123b3d28508SSieu Mun Tang /* Configure power manager PSS SRAM power gate */ 124b3d28508SSieu Mun Tang config_pwrmgr_handoff(&reverse_handoff_ptr); 125b3d28508SSieu Mun Tang 126b3d28508SSieu Mun Tang /* Initialize the mailbox to enable communication between HPS and SDM */ 127b3d28508SSieu Mun Tang mailbox_init(); 128b3d28508SSieu Mun Tang 129fa1e92c6SSieu Mun Tang /* Perform a handshake with certain peripherals before issuing a reset */ 130fa1e92c6SSieu Mun Tang config_hps_hs_before_warm_reset(); 131fa1e92c6SSieu Mun Tang 132fa1e92c6SSieu Mun Tang /* TODO: watchdog init */ 133fa1e92c6SSieu Mun Tang //watchdog_init(clkmgr_get_rate(CLKMGR_WDT_CLK_ID)); 134fa1e92c6SSieu Mun Tang 135fa1e92c6SSieu Mun Tang /* Initialize the CCU module for hardware cache coherency */ 136fa1e92c6SSieu Mun Tang init_ncore_ccu(); 137fa1e92c6SSieu Mun Tang 138fa1e92c6SSieu Mun Tang socfpga_emac_init(); 139fa1e92c6SSieu Mun Tang 140ce21a1a9SSieu Mun Tang /* DDR and IOSSM driver init */ 141ce21a1a9SSieu Mun Tang agilex5_ddr_init(&reverse_handoff_ptr); 142ce21a1a9SSieu Mun Tang 143*29d1e29dSJit Loon Lim /* TODO: DTB not available */ 144*29d1e29dSJit Loon Lim // if (socfpga_dt_open_and_check(SOCFPGA_DTB_BASE, DT_COMPATIBLE_STR) < 0) { 145*29d1e29dSJit Loon Lim // ERROR("SOCFPGA: Failed to open device tree\n"); 146*29d1e29dSJit Loon Lim // panic(); 147*29d1e29dSJit Loon Lim // } 148*29d1e29dSJit Loon Lim 1497931d332SJit Loon Lim if (combo_phy_init(&reverse_handoff_ptr) != 0) { 150fa1e92c6SSieu Mun Tang ERROR("SOCFPGA: Combo Phy initialization failed\n"); 1517931d332SJit Loon Lim } 1527931d332SJit Loon Lim 153b3d28508SSieu Mun Tang /* Enable FPGA bridges as required */ 154b727664eSSieu Mun Tang if (!intel_mailbox_is_fpga_not_ready()) { 155b727664eSSieu Mun Tang socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK | 156b727664eSSieu Mun Tang FPGA2SOC_MASK | F2SDRAM0_MASK); 157b727664eSSieu Mun Tang } 1587931d332SJit Loon Lim } 1597931d332SJit Loon Lim 1607931d332SJit Loon Lim void bl2_el3_plat_arch_setup(void) 1617931d332SJit Loon Lim { 1627931d332SJit Loon Lim handoff reverse_handoff_ptr; 1636cbe2c5dSMahesh Rao unsigned long offset = 0; 1647931d332SJit Loon Lim 165e60bedd5SSieu Mun Tang struct cdns_sdmmc_params params = EMMC_INIT_PARAMS((uintptr_t) &cdns_desc, 166e60bedd5SSieu Mun Tang clkmgr_get_rate(CLKMGR_SDMMC_CLK_ID)); 1677931d332SJit Loon Lim 1687931d332SJit Loon Lim mmc_info.mmc_dev_type = MMC_DEVICE_TYPE; 1697931d332SJit Loon Lim mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3; 1707931d332SJit Loon Lim 1717931d332SJit Loon Lim /* Request ownership and direct access to QSPI */ 1727931d332SJit Loon Lim mailbox_hps_qspi_enable(); 1737931d332SJit Loon Lim 1747931d332SJit Loon Lim switch (boot_source) { 1757931d332SJit Loon Lim case BOOT_SOURCE_SDMMC: 176*29d1e29dSJit Loon Lim NOTICE("SOCFPGA: SDMMC boot\n"); 177beba2040SSieu Mun Tang cdns_mmc_init(¶ms, &mmc_info); 1786cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE); 1797931d332SJit Loon Lim break; 1807931d332SJit Loon Lim 1817931d332SJit Loon Lim case BOOT_SOURCE_QSPI: 182*29d1e29dSJit Loon Lim NOTICE("SOCFPGA: QSPI boot\n"); 1837931d332SJit Loon Lim cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL, 1847931d332SJit Loon Lim QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS, 1857931d332SJit Loon Lim QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0); 1866cbe2c5dSMahesh Rao if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) { 1876cbe2c5dSMahesh Rao offset = PLAT_QSPI_DATA_BASE; 1886cbe2c5dSMahesh Rao } 1896cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, offset); 1907931d332SJit Loon Lim break; 1917931d332SJit Loon Lim 1927931d332SJit Loon Lim case BOOT_SOURCE_NAND: 193*29d1e29dSJit Loon Lim NOTICE("SOCFPGA: SOCFPGA: NAND boot\n"); 1947931d332SJit Loon Lim nand_init(&reverse_handoff_ptr); 1956cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_NAND_DATA_BASE); 1967931d332SJit Loon Lim break; 1977931d332SJit Loon Lim 1987931d332SJit Loon Lim default: 199*29d1e29dSJit Loon Lim ERROR("SOCFPGA: Unsupported boot source\n"); 2007931d332SJit Loon Lim panic(); 2017931d332SJit Loon Lim break; 2027931d332SJit Loon Lim } 2037931d332SJit Loon Lim } 2047931d332SJit Loon Lim 2057931d332SJit Loon Lim uint32_t get_spsr_for_bl33_entry(void) 2067931d332SJit Loon Lim { 2077931d332SJit Loon Lim unsigned long el_status; 2087931d332SJit Loon Lim unsigned int mode; 2097931d332SJit Loon Lim uint32_t spsr; 2107931d332SJit Loon Lim 2117931d332SJit Loon Lim /* Figure out what mode we enter the non-secure world in */ 2127931d332SJit Loon Lim el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 2137931d332SJit Loon Lim el_status &= ID_AA64PFR0_ELX_MASK; 2147931d332SJit Loon Lim 2157931d332SJit Loon Lim mode = (el_status) ? MODE_EL2 : MODE_EL1; 2167931d332SJit Loon Lim 2177931d332SJit Loon Lim /* 2187931d332SJit Loon Lim * TODO: Consider the possibility of specifying the SPSR in 2197931d332SJit Loon Lim * the FIP ToC and allowing the platform to have a say as 2207931d332SJit Loon Lim * well. 2217931d332SJit Loon Lim */ 2227931d332SJit Loon Lim spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 2237931d332SJit Loon Lim return spsr; 2247931d332SJit Loon Lim } 2257931d332SJit Loon Lim 2267931d332SJit Loon Lim int bl2_plat_handle_post_image_load(unsigned int image_id) 2277931d332SJit Loon Lim { 2287931d332SJit Loon Lim bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 2297931d332SJit Loon Lim 2307931d332SJit Loon Lim assert(bl_mem_params); 2317931d332SJit Loon Lim 2323eb5640aSSieu Mun Tang #if SOCFPGA_SECURE_VAB_AUTH 2333eb5640aSSieu Mun Tang /* 2343eb5640aSSieu Mun Tang * VAB Authentication start here. 2353eb5640aSSieu Mun Tang * If failed to authenticate, shall not proceed to process BL31 and hang. 2363eb5640aSSieu Mun Tang */ 2373eb5640aSSieu Mun Tang int ret = 0; 2383eb5640aSSieu Mun Tang 2393eb5640aSSieu Mun Tang ret = socfpga_vab_init(image_id); 2403eb5640aSSieu Mun Tang if (ret < 0) { 241*29d1e29dSJit Loon Lim ERROR("SOCFPGA: VAB Authentication failed\n"); 2423eb5640aSSieu Mun Tang wfi(); 2433eb5640aSSieu Mun Tang } 2443eb5640aSSieu Mun Tang #endif 2453eb5640aSSieu Mun Tang 2467931d332SJit Loon Lim switch (image_id) { 2477931d332SJit Loon Lim case BL33_IMAGE_ID: 2487931d332SJit Loon Lim bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 2497931d332SJit Loon Lim bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry(); 2507931d332SJit Loon Lim break; 2517931d332SJit Loon Lim default: 2527931d332SJit Loon Lim break; 2537931d332SJit Loon Lim } 2547931d332SJit Loon Lim 2557931d332SJit Loon Lim return 0; 2567931d332SJit Loon Lim } 2577931d332SJit Loon Lim 2587931d332SJit Loon Lim /******************************************************************************* 2597931d332SJit Loon Lim * Perform any BL3-1 platform setup code 2607931d332SJit Loon Lim ******************************************************************************/ 2617931d332SJit Loon Lim void bl2_platform_setup(void) 2627931d332SJit Loon Lim { 2637931d332SJit Loon Lim } 264