xref: /rk3399_ARM-atf/plat/intel/soc/agilex/bl31_plat_setup.c (revision da1e00085282823ca5e645e815e27ee4bbe29924)
12f11d548SHadi Asyrafi /*
27f56f240SChee Hong Ang  * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved.
3ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
4204d5e67SSieu Mun Tang  * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
52f11d548SHadi Asyrafi  *
62f11d548SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
72f11d548SHadi Asyrafi  */
82f11d548SHadi Asyrafi 
92f11d548SHadi Asyrafi #include <arch.h>
102f11d548SHadi Asyrafi #include <arch_helpers.h>
112f11d548SHadi Asyrafi #include <assert.h>
122f11d548SHadi Asyrafi #include <common/bl_common.h>
132f11d548SHadi Asyrafi #include <drivers/arm/gicv2.h>
142f11d548SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h>
152a1e0866SHadi Asyrafi #include <lib/mmio.h>
162f11d548SHadi Asyrafi #include <lib/xlat_tables/xlat_tables.h>
17b5c3a3fcSSieu Mun Tang #include <plat/common/platform.h>
182f11d548SHadi Asyrafi 
19ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi #include "ccu/ncore_ccu.h"
20e1f97d9cSHadi Asyrafi #include "socfpga_mailbox.h"
212a1e0866SHadi Asyrafi #include "socfpga_private.h"
224687021dSSieu Mun Tang #include "socfpga_sip_svc.h"
232f11d548SHadi Asyrafi 
24b5c3a3fcSSieu Mun Tang /* Get non-secure SPSR for BL33. Zephyr and Linux */
25b5c3a3fcSSieu Mun Tang uint32_t arm_get_spsr_for_bl33_entry(void);
26b5c3a3fcSSieu Mun Tang 
272f11d548SHadi Asyrafi static entry_point_info_t bl32_image_ep_info;
282f11d548SHadi Asyrafi static entry_point_info_t bl33_image_ep_info;
292f11d548SHadi Asyrafi 
302f11d548SHadi Asyrafi entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
312f11d548SHadi Asyrafi {
322f11d548SHadi Asyrafi 	entry_point_info_t *next_image_info;
332f11d548SHadi Asyrafi 
342f11d548SHadi Asyrafi 	next_image_info = (type == NON_SECURE) ?
352f11d548SHadi Asyrafi 			  &bl33_image_ep_info : &bl32_image_ep_info;
362f11d548SHadi Asyrafi 
372f11d548SHadi Asyrafi 	/* None of the images on this platform can have 0x0 as the entrypoint */
382f11d548SHadi Asyrafi 	if (next_image_info->pc)
392f11d548SHadi Asyrafi 		return next_image_info;
402f11d548SHadi Asyrafi 	else
412f11d548SHadi Asyrafi 		return NULL;
422f11d548SHadi Asyrafi }
432f11d548SHadi Asyrafi 
444687021dSSieu Mun Tang void setup_smmu_secure_context(void)
454687021dSSieu Mun Tang {
464687021dSSieu Mun Tang 	/*
474687021dSSieu Mun Tang 	 * Program SCR0 register (0xFA000000)
484687021dSSieu Mun Tang 	 * to set SMCFCFG bit[21] to 0x1 which raise stream match conflict fault
494687021dSSieu Mun Tang 	 * to set CLIENTPD bit[0] to 0x0 which enables SMMU for secure context
504687021dSSieu Mun Tang 	 */
514687021dSSieu Mun Tang 	mmio_write_32(0xFA000000, 0x00200000);
524687021dSSieu Mun Tang 
534687021dSSieu Mun Tang 	/*
544687021dSSieu Mun Tang 	 * Program SCR1 register (0xFA000004)
554687021dSSieu Mun Tang 	 * to set NSNUMSMRGO bit[14:8] to 0x4 which stream mapping register
564687021dSSieu Mun Tang 	 * for non-secure context and the rest will be secure context
574687021dSSieu Mun Tang 	 * to set NSNUMCBO bit[5:0] to 0x4 which allocate context bank
584687021dSSieu Mun Tang 	 * for non-secure context and the rest will be secure context
594687021dSSieu Mun Tang 	 */
604687021dSSieu Mun Tang 	mmio_write_32(0xFA000004, 0x00000404);
614687021dSSieu Mun Tang }
624687021dSSieu Mun Tang 
632f11d548SHadi Asyrafi void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
642f11d548SHadi Asyrafi 				u_register_t arg2, u_register_t arg3)
652f11d548SHadi Asyrafi {
6698964f05SAndre Przywara 	static console_t console;
677f56f240SChee Hong Ang 	mmio_write_64(PLAT_SEC_ENTRY, PLAT_SEC_WARM_ENTRY);
68447e699fSBoon Khai Ng 	console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK,
69447e699fSBoon Khai Ng 		PLAT_BAUDRATE, &console);
70*da1e0008SJit Loon Lim 
71*da1e0008SJit Loon Lim 	/* Enable TF-A BL31 logs when running from non-secure world also. */
72*da1e0008SJit Loon Lim 	console_set_scope(&console,
73*da1e0008SJit Loon Lim 		(CONSOLE_FLAG_BOOT | CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH));
74*da1e0008SJit Loon Lim 
752f11d548SHadi Asyrafi 	/*
762f11d548SHadi Asyrafi 	 * Check params passed from BL31 should not be NULL,
772f11d548SHadi Asyrafi 	 */
782f11d548SHadi Asyrafi 	void *from_bl2 = (void *) arg0;
792f11d548SHadi Asyrafi 
80b5c3a3fcSSieu Mun Tang #if RESET_TO_BL31
81b5c3a3fcSSieu Mun Tang 	/* There are no parameters from BL2 if BL31 is a reset vector */
82b5c3a3fcSSieu Mun Tang 	assert(from_bl2 == NULL);
83b5c3a3fcSSieu Mun Tang 	void *plat_params_from_bl2 = (void *) arg3;
84b5c3a3fcSSieu Mun Tang 
85b5c3a3fcSSieu Mun Tang 	assert(plat_params_from_bl2 == NULL);
86b5c3a3fcSSieu Mun Tang 
87b5c3a3fcSSieu Mun Tang 	/* Populate entry point information for BL33 */
88b5c3a3fcSSieu Mun Tang 	SET_PARAM_HEAD(&bl33_image_ep_info,
89b5c3a3fcSSieu Mun Tang 				PARAM_EP,
90b5c3a3fcSSieu Mun Tang 				VERSION_1,
91b5c3a3fcSSieu Mun Tang 				0);
92b5c3a3fcSSieu Mun Tang 
93b5c3a3fcSSieu Mun Tang # if ARM_LINUX_KERNEL_AS_BL33
94b5c3a3fcSSieu Mun Tang 	/*
95b5c3a3fcSSieu Mun Tang 	 * According to the file ``Documentation/arm64/booting.txt`` of the
96b5c3a3fcSSieu Mun Tang 	 * Linux kernel tree, Linux expects the physical address of the device
97b5c3a3fcSSieu Mun Tang 	 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
98b5c3a3fcSSieu Mun Tang 	 * must be 0.
99b5c3a3fcSSieu Mun Tang 	 */
100b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
101b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg1 = 0U;
102b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg2 = 0U;
103b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg3 = 0U;
104b5c3a3fcSSieu Mun Tang # endif
105b5c3a3fcSSieu Mun Tang 
106b5c3a3fcSSieu Mun Tang #else /* RESET_TO_BL31 */
1072f11d548SHadi Asyrafi 	bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
1082f11d548SHadi Asyrafi 	assert(params_from_bl2 != NULL);
1092f11d548SHadi Asyrafi 
1102f11d548SHadi Asyrafi 	/*
1112f11d548SHadi Asyrafi 	 * Copy BL32 (if populated by BL31) and BL33 entry point information.
1122f11d548SHadi Asyrafi 	 * They are stored in Secure RAM, in BL31's address space.
1132f11d548SHadi Asyrafi 	 */
1142a1e0866SHadi Asyrafi 	if (params_from_bl2->h.type == PARAM_BL_PARAMS &&
1152a1e0866SHadi Asyrafi 		params_from_bl2->h.version >= VERSION_2) {
1162f11d548SHadi Asyrafi 		bl_params_node_t *bl_params = params_from_bl2->head;
1172f11d548SHadi Asyrafi 		while (bl_params) {
1182f11d548SHadi Asyrafi 			if (bl_params->image_id == BL33_IMAGE_ID)
1192f11d548SHadi Asyrafi 				bl33_image_ep_info = *bl_params->ep_info;
1202f11d548SHadi Asyrafi 			bl_params = bl_params->next_params_info;
1212f11d548SHadi Asyrafi 		}
1222a1e0866SHadi Asyrafi 	} else {
1232a1e0866SHadi Asyrafi 		struct socfpga_bl31_params *arg_from_bl2 =
1242a1e0866SHadi Asyrafi 			(struct socfpga_bl31_params *) from_bl2;
1252a1e0866SHadi Asyrafi 		assert(arg_from_bl2->h.type == PARAM_BL31);
1262a1e0866SHadi Asyrafi 		assert(arg_from_bl2->h.version >= VERSION_1);
1272a1e0866SHadi Asyrafi 		bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
1282a1e0866SHadi Asyrafi 		bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
1292a1e0866SHadi Asyrafi 	}
130b5c3a3fcSSieu Mun Tang 
131b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
132b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg1 = 0U;
133b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg2 = 0U;
134b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.args.arg3 = 0U;
135b5c3a3fcSSieu Mun Tang #endif
136b5c3a3fcSSieu Mun Tang 
137b5c3a3fcSSieu Mun Tang 	/*
138b5c3a3fcSSieu Mun Tang 	 * Tell BL31 where the non-trusted software image
139b5c3a3fcSSieu Mun Tang 	 * is located and the entry state information
140b5c3a3fcSSieu Mun Tang 	 */
141f29765fdSSieu Mun Tang # if ARM_LINUX_KERNEL_AS_BL33
142b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
143b5c3a3fcSSieu Mun Tang 	bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
144f29765fdSSieu Mun Tang #endif
145b5c3a3fcSSieu Mun Tang 
1462f11d548SHadi Asyrafi 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
1472f11d548SHadi Asyrafi }
1482f11d548SHadi Asyrafi 
1492f11d548SHadi Asyrafi static const interrupt_prop_t s10_interrupt_props[] = {
150328718f2SHadi Asyrafi 	PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
151328718f2SHadi Asyrafi 	PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
1522f11d548SHadi Asyrafi };
1532f11d548SHadi Asyrafi 
1542f11d548SHadi Asyrafi static unsigned int target_mask_array[PLATFORM_CORE_COUNT];
1552f11d548SHadi Asyrafi 
1562f11d548SHadi Asyrafi static const gicv2_driver_data_t plat_gicv2_gic_data = {
157328718f2SHadi Asyrafi 	.gicd_base = PLAT_INTEL_SOCFPGA_GICD_BASE,
158328718f2SHadi Asyrafi 	.gicc_base = PLAT_INTEL_SOCFPGA_GICC_BASE,
1592f11d548SHadi Asyrafi 	.interrupt_props = s10_interrupt_props,
1602f11d548SHadi Asyrafi 	.interrupt_props_num = ARRAY_SIZE(s10_interrupt_props),
1612f11d548SHadi Asyrafi 	.target_masks = target_mask_array,
1622f11d548SHadi Asyrafi 	.target_masks_num = ARRAY_SIZE(target_mask_array),
1632f11d548SHadi Asyrafi };
1642f11d548SHadi Asyrafi 
1652f11d548SHadi Asyrafi /*******************************************************************************
1662f11d548SHadi Asyrafi  * Perform any BL3-1 platform setup code
1672f11d548SHadi Asyrafi  ******************************************************************************/
1682f11d548SHadi Asyrafi void bl31_platform_setup(void)
1692f11d548SHadi Asyrafi {
170d96e7cdaSChee Hong Ang 	socfpga_delay_timer_init();
171d96e7cdaSChee Hong Ang 
1722f11d548SHadi Asyrafi 	/* Initialize the gic cpu and distributor interfaces */
1732f11d548SHadi Asyrafi 	gicv2_driver_init(&plat_gicv2_gic_data);
1742f11d548SHadi Asyrafi 	gicv2_distif_init();
1752f11d548SHadi Asyrafi 	gicv2_pcpu_distif_init();
1762f11d548SHadi Asyrafi 	gicv2_cpuif_enable();
1774687021dSSieu Mun Tang 	setup_smmu_secure_context();
1782a1e0866SHadi Asyrafi 
1792a1e0866SHadi Asyrafi 	/* Signal secondary CPUs to jump to BL31 (BL2 = U-boot SPL) */
1802a1e0866SHadi Asyrafi 	mmio_write_64(PLAT_CPU_RELEASE_ADDR,
1812a1e0866SHadi Asyrafi 		(uint64_t)plat_secondary_cpus_bl31_entry);
182e1f97d9cSHadi Asyrafi 
183204d5e67SSieu Mun Tang #if SIP_SVC_V3
184204d5e67SSieu Mun Tang 	/*
185204d5e67SSieu Mun Tang 	 * Re-initialize the mailbox to include V3 specific routines.
186204d5e67SSieu Mun Tang 	 * In V3, this re-initialize is required because prior to BL31, U-Boot
187204d5e67SSieu Mun Tang 	 * SPL has its own mailbox settings and this initialization will
188204d5e67SSieu Mun Tang 	 * override to those settings as required by the V3 framework.
189204d5e67SSieu Mun Tang 	 */
190204d5e67SSieu Mun Tang 	mailbox_init();
191204d5e67SSieu Mun Tang #endif
192204d5e67SSieu Mun Tang 
193e1f97d9cSHadi Asyrafi 	mailbox_hps_stage_notify(HPS_EXECUTION_STATE_SSBL);
1942f11d548SHadi Asyrafi }
1952f11d548SHadi Asyrafi 
1962f11d548SHadi Asyrafi const mmap_region_t plat_agilex_mmap[] = {
1972f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
1982f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS),
19994eef290SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE),
2002f11d548SHadi Asyrafi 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
2012f11d548SHadi Asyrafi 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
2022f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
2032f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_SECURE),
2042f11d548SHadi Asyrafi 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS),
2052f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS),
2061520b5d6SHadi Asyrafi 	{0}
2072f11d548SHadi Asyrafi };
2082f11d548SHadi Asyrafi 
2092f11d548SHadi Asyrafi /*******************************************************************************
2102f11d548SHadi Asyrafi  * Perform the very early platform specific architectural setup here. At the
2111b491eeaSElyes Haouas  * moment this is only initializes the mmu in a quick and dirty way.
2122f11d548SHadi Asyrafi  ******************************************************************************/
2132f11d548SHadi Asyrafi void bl31_plat_arch_setup(void)
2142f11d548SHadi Asyrafi {
2152f11d548SHadi Asyrafi 	const mmap_region_t bl_regions[] = {
2162f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
2172f11d548SHadi Asyrafi 			MT_MEMORY | MT_RW | MT_SECURE),
2182f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
2192f11d548SHadi Asyrafi 			MT_CODE | MT_SECURE),
2202f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_RO_DATA_BASE,
2212f11d548SHadi Asyrafi 			BL_RO_DATA_END - BL_RO_DATA_BASE,
2222f11d548SHadi Asyrafi 			MT_RO_DATA | MT_SECURE),
2232f11d548SHadi Asyrafi #if USE_COHERENT_MEM
2242f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
2252f11d548SHadi Asyrafi 			BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
2262f11d548SHadi Asyrafi 			MT_DEVICE | MT_RW | MT_SECURE),
2272f11d548SHadi Asyrafi #endif
2281520b5d6SHadi Asyrafi 		{0}
2292f11d548SHadi Asyrafi 	};
2302f11d548SHadi Asyrafi 	setup_page_tables(bl_regions, plat_agilex_mmap);
2312f11d548SHadi Asyrafi 	enable_mmu_el3(0);
2322f11d548SHadi Asyrafi }
2332f11d548SHadi Asyrafi 
234b5c3a3fcSSieu Mun Tang /* Get non-secure image entrypoint for BL33. Zephyr and Linux */
235b5c3a3fcSSieu Mun Tang uintptr_t plat_get_ns_image_entrypoint(void)
236b5c3a3fcSSieu Mun Tang {
237b5c3a3fcSSieu Mun Tang #ifdef PRELOADED_BL33_BASE
238b5c3a3fcSSieu Mun Tang 	return PRELOADED_BL33_BASE;
239b5c3a3fcSSieu Mun Tang #else
240b5c3a3fcSSieu Mun Tang 	return PLAT_NS_IMAGE_OFFSET;
241b5c3a3fcSSieu Mun Tang #endif
242b5c3a3fcSSieu Mun Tang }
243b5c3a3fcSSieu Mun Tang 
244b5c3a3fcSSieu Mun Tang /* Get non-secure SPSR for BL33. Zephyr and Linux */
245b5c3a3fcSSieu Mun Tang uint32_t arm_get_spsr_for_bl33_entry(void)
246b5c3a3fcSSieu Mun Tang {
247b5c3a3fcSSieu Mun Tang 	unsigned int mode;
248b5c3a3fcSSieu Mun Tang 	uint32_t spsr;
249b5c3a3fcSSieu Mun Tang 
250b5c3a3fcSSieu Mun Tang 	/* Figure out what mode we enter the non-secure world in */
251b5c3a3fcSSieu Mun Tang 	mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
252b5c3a3fcSSieu Mun Tang 
253b5c3a3fcSSieu Mun Tang 	/*
254b5c3a3fcSSieu Mun Tang 	 * TODO: Consider the possibility of specifying the SPSR in
255b5c3a3fcSSieu Mun Tang 	 * the FIP ToC and allowing the platform to have a say as
256b5c3a3fcSSieu Mun Tang 	 * well.
257b5c3a3fcSSieu Mun Tang 	 */
258b5c3a3fcSSieu Mun Tang 	spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
259b5c3a3fcSSieu Mun Tang 	return spsr;
260b5c3a3fcSSieu Mun Tang }
261