12f11d548SHadi Asyrafi /* 22f11d548SHadi Asyrafi * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 32f11d548SHadi Asyrafi * Copyright (c) 2019, Intel Corporation. All rights reserved. 42f11d548SHadi Asyrafi * 52f11d548SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 62f11d548SHadi Asyrafi */ 72f11d548SHadi Asyrafi 82f11d548SHadi Asyrafi #include <arch.h> 92f11d548SHadi Asyrafi #include <arch_helpers.h> 102f11d548SHadi Asyrafi #include <assert.h> 112f11d548SHadi Asyrafi #include <common/bl_common.h> 122f11d548SHadi Asyrafi #include <drivers/arm/gicv2.h> 132f11d548SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h> 142f11d548SHadi Asyrafi #include <lib/xlat_tables/xlat_tables.h> 152f11d548SHadi Asyrafi #include <platform_def.h> 162f11d548SHadi Asyrafi 172f11d548SHadi Asyrafi 182f11d548SHadi Asyrafi static entry_point_info_t bl32_image_ep_info; 192f11d548SHadi Asyrafi static entry_point_info_t bl33_image_ep_info; 202f11d548SHadi Asyrafi 212f11d548SHadi Asyrafi entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 222f11d548SHadi Asyrafi { 232f11d548SHadi Asyrafi entry_point_info_t *next_image_info; 242f11d548SHadi Asyrafi 252f11d548SHadi Asyrafi next_image_info = (type == NON_SECURE) ? 262f11d548SHadi Asyrafi &bl33_image_ep_info : &bl32_image_ep_info; 272f11d548SHadi Asyrafi 282f11d548SHadi Asyrafi /* None of the images on this platform can have 0x0 as the entrypoint */ 292f11d548SHadi Asyrafi if (next_image_info->pc) 302f11d548SHadi Asyrafi return next_image_info; 312f11d548SHadi Asyrafi else 322f11d548SHadi Asyrafi return NULL; 332f11d548SHadi Asyrafi } 342f11d548SHadi Asyrafi 352f11d548SHadi Asyrafi void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 362f11d548SHadi Asyrafi u_register_t arg2, u_register_t arg3) 372f11d548SHadi Asyrafi { 382f11d548SHadi Asyrafi static console_16550_t console; 392f11d548SHadi Asyrafi 402f11d548SHadi Asyrafi console_16550_register(PLAT_UART0_BASE, PLAT_UART_CLOCK, PLAT_BAUDRATE, 412f11d548SHadi Asyrafi &console); 422f11d548SHadi Asyrafi /* 432f11d548SHadi Asyrafi * Check params passed from BL31 should not be NULL, 442f11d548SHadi Asyrafi */ 452f11d548SHadi Asyrafi void *from_bl2 = (void *) arg0; 462f11d548SHadi Asyrafi 472f11d548SHadi Asyrafi bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 482f11d548SHadi Asyrafi 492f11d548SHadi Asyrafi assert(params_from_bl2 != NULL); 502f11d548SHadi Asyrafi assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 512f11d548SHadi Asyrafi assert(params_from_bl2->h.version >= VERSION_2); 522f11d548SHadi Asyrafi 532f11d548SHadi Asyrafi /* 542f11d548SHadi Asyrafi * Copy BL32 (if populated by BL31) and BL33 entry point information. 552f11d548SHadi Asyrafi * They are stored in Secure RAM, in BL31's address space. 562f11d548SHadi Asyrafi */ 572f11d548SHadi Asyrafi 582f11d548SHadi Asyrafi bl_params_node_t *bl_params = params_from_bl2->head; 592f11d548SHadi Asyrafi 602f11d548SHadi Asyrafi while (bl_params) { 612f11d548SHadi Asyrafi if (bl_params->image_id == BL33_IMAGE_ID) 622f11d548SHadi Asyrafi bl33_image_ep_info = *bl_params->ep_info; 632f11d548SHadi Asyrafi 642f11d548SHadi Asyrafi bl_params = bl_params->next_params_info; 652f11d548SHadi Asyrafi } 662f11d548SHadi Asyrafi SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 672f11d548SHadi Asyrafi } 682f11d548SHadi Asyrafi 692f11d548SHadi Asyrafi static const interrupt_prop_t s10_interrupt_props[] = { 70*328718f2SHadi Asyrafi PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(GICV2_INTR_GROUP0), 71*328718f2SHadi Asyrafi PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(GICV2_INTR_GROUP0) 722f11d548SHadi Asyrafi }; 732f11d548SHadi Asyrafi 742f11d548SHadi Asyrafi static unsigned int target_mask_array[PLATFORM_CORE_COUNT]; 752f11d548SHadi Asyrafi 762f11d548SHadi Asyrafi static const gicv2_driver_data_t plat_gicv2_gic_data = { 77*328718f2SHadi Asyrafi .gicd_base = PLAT_INTEL_SOCFPGA_GICD_BASE, 78*328718f2SHadi Asyrafi .gicc_base = PLAT_INTEL_SOCFPGA_GICC_BASE, 792f11d548SHadi Asyrafi .interrupt_props = s10_interrupt_props, 802f11d548SHadi Asyrafi .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props), 812f11d548SHadi Asyrafi .target_masks = target_mask_array, 822f11d548SHadi Asyrafi .target_masks_num = ARRAY_SIZE(target_mask_array), 832f11d548SHadi Asyrafi }; 842f11d548SHadi Asyrafi 852f11d548SHadi Asyrafi /******************************************************************************* 862f11d548SHadi Asyrafi * Perform any BL3-1 platform setup code 872f11d548SHadi Asyrafi ******************************************************************************/ 882f11d548SHadi Asyrafi void bl31_platform_setup(void) 892f11d548SHadi Asyrafi { 902f11d548SHadi Asyrafi /* Initialize the gic cpu and distributor interfaces */ 912f11d548SHadi Asyrafi gicv2_driver_init(&plat_gicv2_gic_data); 922f11d548SHadi Asyrafi gicv2_distif_init(); 932f11d548SHadi Asyrafi gicv2_pcpu_distif_init(); 942f11d548SHadi Asyrafi gicv2_cpuif_enable(); 952f11d548SHadi Asyrafi } 962f11d548SHadi Asyrafi 972f11d548SHadi Asyrafi const mmap_region_t plat_agilex_mmap[] = { 982f11d548SHadi Asyrafi MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), 992f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), 10094eef290SHadi Asyrafi MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_SECURE), 1012f11d548SHadi Asyrafi MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 1022f11d548SHadi Asyrafi MT_NON_CACHEABLE | MT_RW | MT_SECURE), 1032f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 1042f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 1052f11d548SHadi Asyrafi MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS), 1062f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS), 1072f11d548SHadi Asyrafi {0}, 1082f11d548SHadi Asyrafi }; 1092f11d548SHadi Asyrafi 1102f11d548SHadi Asyrafi /******************************************************************************* 1112f11d548SHadi Asyrafi * Perform the very early platform specific architectural setup here. At the 1122f11d548SHadi Asyrafi * moment this is only intializes the mmu in a quick and dirty way. 1132f11d548SHadi Asyrafi ******************************************************************************/ 1142f11d548SHadi Asyrafi void bl31_plat_arch_setup(void) 1152f11d548SHadi Asyrafi { 1162f11d548SHadi Asyrafi const mmap_region_t bl_regions[] = { 1172f11d548SHadi Asyrafi MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 1182f11d548SHadi Asyrafi MT_MEMORY | MT_RW | MT_SECURE), 1192f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 1202f11d548SHadi Asyrafi MT_CODE | MT_SECURE), 1212f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_RO_DATA_BASE, 1222f11d548SHadi Asyrafi BL_RO_DATA_END - BL_RO_DATA_BASE, 1232f11d548SHadi Asyrafi MT_RO_DATA | MT_SECURE), 1242f11d548SHadi Asyrafi #if USE_COHERENT_MEM 1252f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 1262f11d548SHadi Asyrafi BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 1272f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 1282f11d548SHadi Asyrafi #endif 1292f11d548SHadi Asyrafi {0}, 1302f11d548SHadi Asyrafi }; 1312f11d548SHadi Asyrafi 1322f11d548SHadi Asyrafi setup_page_tables(bl_regions, plat_agilex_mmap); 1332f11d548SHadi Asyrafi enable_mmu_el3(0); 1342f11d548SHadi Asyrafi } 1352f11d548SHadi Asyrafi 136