xref: /rk3399_ARM-atf/plat/intel/soc/agilex/bl31_plat_setup.c (revision 2f11d548f29ecf318059a5531b11f3f7aa61aa26)
1*2f11d548SHadi Asyrafi /*
2*2f11d548SHadi Asyrafi  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*2f11d548SHadi Asyrafi  * Copyright (c) 2019, Intel Corporation. All rights reserved.
4*2f11d548SHadi Asyrafi  *
5*2f11d548SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
6*2f11d548SHadi Asyrafi  */
7*2f11d548SHadi Asyrafi 
8*2f11d548SHadi Asyrafi #include <arch.h>
9*2f11d548SHadi Asyrafi #include <arch_helpers.h>
10*2f11d548SHadi Asyrafi #include <assert.h>
11*2f11d548SHadi Asyrafi #include <common/bl_common.h>
12*2f11d548SHadi Asyrafi #include <drivers/arm/gicv2.h>
13*2f11d548SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h>
14*2f11d548SHadi Asyrafi #include <lib/xlat_tables/xlat_tables.h>
15*2f11d548SHadi Asyrafi #include <platform_def.h>
16*2f11d548SHadi Asyrafi 
17*2f11d548SHadi Asyrafi 
18*2f11d548SHadi Asyrafi static entry_point_info_t bl32_image_ep_info;
19*2f11d548SHadi Asyrafi static entry_point_info_t bl33_image_ep_info;
20*2f11d548SHadi Asyrafi 
21*2f11d548SHadi Asyrafi entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
22*2f11d548SHadi Asyrafi {
23*2f11d548SHadi Asyrafi 	entry_point_info_t *next_image_info;
24*2f11d548SHadi Asyrafi 
25*2f11d548SHadi Asyrafi 	next_image_info = (type == NON_SECURE) ?
26*2f11d548SHadi Asyrafi 			  &bl33_image_ep_info : &bl32_image_ep_info;
27*2f11d548SHadi Asyrafi 
28*2f11d548SHadi Asyrafi 	/* None of the images on this platform can have 0x0 as the entrypoint */
29*2f11d548SHadi Asyrafi 	if (next_image_info->pc)
30*2f11d548SHadi Asyrafi 		return next_image_info;
31*2f11d548SHadi Asyrafi 	else
32*2f11d548SHadi Asyrafi 		return NULL;
33*2f11d548SHadi Asyrafi }
34*2f11d548SHadi Asyrafi 
35*2f11d548SHadi Asyrafi void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
36*2f11d548SHadi Asyrafi 				u_register_t arg2, u_register_t arg3)
37*2f11d548SHadi Asyrafi {
38*2f11d548SHadi Asyrafi 	static console_16550_t console;
39*2f11d548SHadi Asyrafi 
40*2f11d548SHadi Asyrafi 	console_16550_register(PLAT_UART0_BASE, PLAT_UART_CLOCK, PLAT_BAUDRATE,
41*2f11d548SHadi Asyrafi 		&console);
42*2f11d548SHadi Asyrafi 	/*
43*2f11d548SHadi Asyrafi 	 * Check params passed from BL31 should not be NULL,
44*2f11d548SHadi Asyrafi 	 */
45*2f11d548SHadi Asyrafi 	void *from_bl2 = (void *) arg0;
46*2f11d548SHadi Asyrafi 
47*2f11d548SHadi Asyrafi 	bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
48*2f11d548SHadi Asyrafi 
49*2f11d548SHadi Asyrafi 	assert(params_from_bl2 != NULL);
50*2f11d548SHadi Asyrafi 	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
51*2f11d548SHadi Asyrafi 	assert(params_from_bl2->h.version >= VERSION_2);
52*2f11d548SHadi Asyrafi 
53*2f11d548SHadi Asyrafi 	/*
54*2f11d548SHadi Asyrafi 	 * Copy BL32 (if populated by BL31) and BL33 entry point information.
55*2f11d548SHadi Asyrafi 	 * They are stored in Secure RAM, in BL31's address space.
56*2f11d548SHadi Asyrafi 	 */
57*2f11d548SHadi Asyrafi 
58*2f11d548SHadi Asyrafi 	bl_params_node_t *bl_params = params_from_bl2->head;
59*2f11d548SHadi Asyrafi 
60*2f11d548SHadi Asyrafi 	while (bl_params) {
61*2f11d548SHadi Asyrafi 		if (bl_params->image_id == BL33_IMAGE_ID)
62*2f11d548SHadi Asyrafi 			bl33_image_ep_info = *bl_params->ep_info;
63*2f11d548SHadi Asyrafi 
64*2f11d548SHadi Asyrafi 		bl_params = bl_params->next_params_info;
65*2f11d548SHadi Asyrafi 	}
66*2f11d548SHadi Asyrafi 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
67*2f11d548SHadi Asyrafi }
68*2f11d548SHadi Asyrafi 
69*2f11d548SHadi Asyrafi static const interrupt_prop_t s10_interrupt_props[] = {
70*2f11d548SHadi Asyrafi 	PLAT_INTEL_AGX_G1S_IRQ_PROPS(GICV2_INTR_GROUP0),
71*2f11d548SHadi Asyrafi 	PLAT_INTEL_AGX_G0_IRQ_PROPS(GICV2_INTR_GROUP0)
72*2f11d548SHadi Asyrafi };
73*2f11d548SHadi Asyrafi 
74*2f11d548SHadi Asyrafi static unsigned int target_mask_array[PLATFORM_CORE_COUNT];
75*2f11d548SHadi Asyrafi 
76*2f11d548SHadi Asyrafi static const gicv2_driver_data_t plat_gicv2_gic_data = {
77*2f11d548SHadi Asyrafi 	.gicd_base = PLAT_INTEL_AGX_GICD_BASE,
78*2f11d548SHadi Asyrafi 	.gicc_base = PLAT_INTEL_AGX_GICC_BASE,
79*2f11d548SHadi Asyrafi 	.interrupt_props = s10_interrupt_props,
80*2f11d548SHadi Asyrafi 	.interrupt_props_num = ARRAY_SIZE(s10_interrupt_props),
81*2f11d548SHadi Asyrafi 	.target_masks = target_mask_array,
82*2f11d548SHadi Asyrafi 	.target_masks_num = ARRAY_SIZE(target_mask_array),
83*2f11d548SHadi Asyrafi };
84*2f11d548SHadi Asyrafi 
85*2f11d548SHadi Asyrafi /*******************************************************************************
86*2f11d548SHadi Asyrafi  * Perform any BL3-1 platform setup code
87*2f11d548SHadi Asyrafi  ******************************************************************************/
88*2f11d548SHadi Asyrafi void bl31_platform_setup(void)
89*2f11d548SHadi Asyrafi {
90*2f11d548SHadi Asyrafi 	/* Initialize the gic cpu and distributor interfaces */
91*2f11d548SHadi Asyrafi 	gicv2_driver_init(&plat_gicv2_gic_data);
92*2f11d548SHadi Asyrafi 	gicv2_distif_init();
93*2f11d548SHadi Asyrafi 	gicv2_pcpu_distif_init();
94*2f11d548SHadi Asyrafi 	gicv2_cpuif_enable();
95*2f11d548SHadi Asyrafi }
96*2f11d548SHadi Asyrafi 
97*2f11d548SHadi Asyrafi const mmap_region_t plat_agilex_mmap[] = {
98*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
99*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS),
100*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_NS),
101*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
102*2f11d548SHadi Asyrafi 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
103*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
104*2f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_SECURE),
105*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS),
106*2f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS),
107*2f11d548SHadi Asyrafi 	{0},
108*2f11d548SHadi Asyrafi };
109*2f11d548SHadi Asyrafi 
110*2f11d548SHadi Asyrafi /*******************************************************************************
111*2f11d548SHadi Asyrafi  * Perform the very early platform specific architectural setup here. At the
112*2f11d548SHadi Asyrafi  * moment this is only intializes the mmu in a quick and dirty way.
113*2f11d548SHadi Asyrafi  ******************************************************************************/
114*2f11d548SHadi Asyrafi void bl31_plat_arch_setup(void)
115*2f11d548SHadi Asyrafi {
116*2f11d548SHadi Asyrafi 	const mmap_region_t bl_regions[] = {
117*2f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
118*2f11d548SHadi Asyrafi 			MT_MEMORY | MT_RW | MT_SECURE),
119*2f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
120*2f11d548SHadi Asyrafi 			MT_CODE | MT_SECURE),
121*2f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_RO_DATA_BASE,
122*2f11d548SHadi Asyrafi 			BL_RO_DATA_END - BL_RO_DATA_BASE,
123*2f11d548SHadi Asyrafi 			MT_RO_DATA | MT_SECURE),
124*2f11d548SHadi Asyrafi #if USE_COHERENT_MEM
125*2f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
126*2f11d548SHadi Asyrafi 			BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
127*2f11d548SHadi Asyrafi 			MT_DEVICE | MT_RW | MT_SECURE),
128*2f11d548SHadi Asyrafi #endif
129*2f11d548SHadi Asyrafi 		{0},
130*2f11d548SHadi Asyrafi 	};
131*2f11d548SHadi Asyrafi 
132*2f11d548SHadi Asyrafi 	setup_page_tables(bl_regions, plat_agilex_mmap);
133*2f11d548SHadi Asyrafi 	enable_mmu_el3(0);
134*2f11d548SHadi Asyrafi }
135*2f11d548SHadi Asyrafi 
136