12f11d548SHadi Asyrafi /* 211f4f030SSieu Mun Tang * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 33eb5640aSSieu Mun Tang * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4*458b40dfSJit Loon Lim * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 52f11d548SHadi Asyrafi * 62f11d548SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 72f11d548SHadi Asyrafi */ 82f11d548SHadi Asyrafi 92f11d548SHadi Asyrafi #include <arch.h> 102f11d548SHadi Asyrafi #include <arch_helpers.h> 1135fe7f40SSiew Chin Lim #include <assert.h> 122f11d548SHadi Asyrafi #include <common/bl_common.h> 132f11d548SHadi Asyrafi #include <common/debug.h> 142f11d548SHadi Asyrafi #include <common/desc_image_load.h> 152f11d548SHadi Asyrafi #include <drivers/generic_delay_timer.h> 162f11d548SHadi Asyrafi #include <drivers/synopsys/dw_mmc.h> 172f11d548SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h> 182f11d548SHadi Asyrafi #include <lib/xlat_tables/xlat_tables.h> 192f11d548SHadi Asyrafi 20aea772ddSTien Hock Loh #include "agilex_mmc.h" 212f11d548SHadi Asyrafi #include "agilex_clock_manager.h" 222f11d548SHadi Asyrafi #include "agilex_memory_controller.h" 232f11d548SHadi Asyrafi #include "agilex_pinmux.h" 242f11d548SHadi Asyrafi #include "ccu/ncore_ccu.h" 252f11d548SHadi Asyrafi #include "qspi/cadence_qspi.h" 26d603fd30STien Hock, Loh #include "socfpga_emac.h" 2711f4f030SSieu Mun Tang #include "socfpga_f2sdram_manager.h" 28328718f2SHadi Asyrafi #include "socfpga_handoff.h" 29d09adcbaSHadi Asyrafi #include "socfpga_mailbox.h" 30e9b5e360SHadi Asyrafi #include "socfpga_private.h" 31391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h" 326cbe2c5dSMahesh Rao #include "socfpga_ros.h" 3320335ca8SHadi Asyrafi #include "socfpga_system_manager.h" 343eb5640aSSieu Mun Tang #include "socfpga_vab.h" 352f11d548SHadi Asyrafi #include "wdt/watchdog.h" 362f11d548SHadi Asyrafi 375cb7fc82SYann Gautier static struct mmc_device_info mmc_info; 382f11d548SHadi Asyrafi 392f11d548SHadi Asyrafi const mmap_region_t agilex_plat_mmap[] = { 402f11d548SHadi Asyrafi MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, 412f11d548SHadi Asyrafi MT_MEMORY | MT_RW | MT_NS), 422f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, 432f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 442f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, 452f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 462f11d548SHadi Asyrafi MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 472f11d548SHadi Asyrafi MT_NON_CACHEABLE | MT_RW | MT_SECURE), 482f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 492f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 502f11d548SHadi Asyrafi MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, 512f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 522f11d548SHadi Asyrafi MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, 532f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 542f11d548SHadi Asyrafi {0}, 552f11d548SHadi Asyrafi }; 562f11d548SHadi Asyrafi 5777fc4697SHadi Asyrafi boot_source_type boot_source = BOOT_SOURCE; 582f11d548SHadi Asyrafi 592f11d548SHadi Asyrafi void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1, 602f11d548SHadi Asyrafi u_register_t x2, u_register_t x4) 612f11d548SHadi Asyrafi { 6298964f05SAndre Przywara static console_t console; 632f11d548SHadi Asyrafi handoff reverse_handoff_ptr; 642f11d548SHadi Asyrafi 652f11d548SHadi Asyrafi generic_delay_timer_init(); 662f11d548SHadi Asyrafi 67328718f2SHadi Asyrafi if (socfpga_get_handoff(&reverse_handoff_ptr)) 682f11d548SHadi Asyrafi return; 692f11d548SHadi Asyrafi config_pinmux(&reverse_handoff_ptr); 702f11d548SHadi Asyrafi config_clkmgr_handoff(&reverse_handoff_ptr); 712f11d548SHadi Asyrafi 722f11d548SHadi Asyrafi enable_nonsecure_access(); 732f11d548SHadi Asyrafi deassert_peripheral_reset(); 742f11d548SHadi Asyrafi config_hps_hs_before_warm_reset(); 752f11d548SHadi Asyrafi 764e865bd2SHadi Asyrafi watchdog_init(get_wdt_clk()); 772f11d548SHadi Asyrafi 78447e699fSBoon Khai Ng console_16550_register(PLAT_INTEL_UART_BASE, get_uart_clk(), 79447e699fSBoon Khai Ng PLAT_BAUDRATE, &console); 802f11d548SHadi Asyrafi 812f11d548SHadi Asyrafi socfpga_delay_timer_init(); 822f11d548SHadi Asyrafi init_ncore_ccu(); 83d603fd30STien Hock, Loh socfpga_emac_init(); 842f11d548SHadi Asyrafi init_hard_memory_controller(); 853dcb94ddSHadi Asyrafi mailbox_init(); 86aea772ddSTien Hock Loh agx_mmc_init(); 87f2decc76SHadi Asyrafi 8811f4f030SSieu Mun Tang if (!intel_mailbox_is_fpga_not_ready()) { 8911f4f030SSieu Mun Tang socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK | 9011f4f030SSieu Mun Tang FPGA2SOC_MASK); 9111f4f030SSieu Mun Tang } 922f11d548SHadi Asyrafi } 932f11d548SHadi Asyrafi 942f11d548SHadi Asyrafi 952f11d548SHadi Asyrafi void bl2_el3_plat_arch_setup(void) 962f11d548SHadi Asyrafi { 972f11d548SHadi Asyrafi 986cbe2c5dSMahesh Rao unsigned long offset = 0; 992f11d548SHadi Asyrafi const mmap_region_t bl_regions[] = { 1002f11d548SHadi Asyrafi MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE, 1012f11d548SHadi Asyrafi MT_MEMORY | MT_RW | MT_SECURE), 1022f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 1032f11d548SHadi Asyrafi MT_CODE | MT_SECURE), 1042f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_RO_DATA_BASE, 1052f11d548SHadi Asyrafi BL_RO_DATA_END - BL_RO_DATA_BASE, 1062f11d548SHadi Asyrafi MT_RO_DATA | MT_SECURE), 1072f11d548SHadi Asyrafi #if USE_COHERENT_MEM_BAR 1082f11d548SHadi Asyrafi MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 1092f11d548SHadi Asyrafi BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 1102f11d548SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 1112f11d548SHadi Asyrafi #endif 1122f11d548SHadi Asyrafi {0}, 1132f11d548SHadi Asyrafi }; 1142f11d548SHadi Asyrafi 1152f11d548SHadi Asyrafi setup_page_tables(bl_regions, agilex_plat_mmap); 1162f11d548SHadi Asyrafi 1173eb5640aSSieu Mun Tang /* 1183eb5640aSSieu Mun Tang * TODO: mmu enable in latest phase 1193eb5640aSSieu Mun Tang */ 1203eb5640aSSieu Mun Tang // enable_mmu_el3(0); 1212f11d548SHadi Asyrafi 1224e865bd2SHadi Asyrafi dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk()); 1232f11d548SHadi Asyrafi 1245cb7fc82SYann Gautier mmc_info.mmc_dev_type = MMC_IS_SD; 1255cb7fc82SYann Gautier mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3; 1262f11d548SHadi Asyrafi 127000267beSAbdul Halim, Muhammad Hadi Asyrafi /* Request ownership and direct access to QSPI */ 128000267beSAbdul Halim, Muhammad Hadi Asyrafi mailbox_hps_qspi_enable(); 129000267beSAbdul Halim, Muhammad Hadi Asyrafi 1302f11d548SHadi Asyrafi switch (boot_source) { 1312f11d548SHadi Asyrafi case BOOT_SOURCE_SDMMC: 13221a01dacSSieu Mun Tang NOTICE("SDMMC boot\n"); 1335cb7fc82SYann Gautier dw_mmc_init(¶ms, &mmc_info); 1346cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE); 1352f11d548SHadi Asyrafi break; 1362f11d548SHadi Asyrafi 1372f11d548SHadi Asyrafi case BOOT_SOURCE_QSPI: 13821a01dacSSieu Mun Tang NOTICE("QSPI boot\n"); 1392f11d548SHadi Asyrafi cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL, 1402f11d548SHadi Asyrafi QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS, 1412f11d548SHadi Asyrafi QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0); 1426cbe2c5dSMahesh Rao if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) { 1436cbe2c5dSMahesh Rao offset = PLAT_QSPI_DATA_BASE; 1446cbe2c5dSMahesh Rao } 1456cbe2c5dSMahesh Rao socfpga_io_setup(boot_source, offset); 1462f11d548SHadi Asyrafi break; 1472f11d548SHadi Asyrafi 1482f11d548SHadi Asyrafi default: 1492f11d548SHadi Asyrafi ERROR("Unsupported boot source\n"); 1502f11d548SHadi Asyrafi panic(); 1512f11d548SHadi Asyrafi break; 1522f11d548SHadi Asyrafi } 1532f11d548SHadi Asyrafi } 1542f11d548SHadi Asyrafi 1552f11d548SHadi Asyrafi uint32_t get_spsr_for_bl33_entry(void) 1562f11d548SHadi Asyrafi { 1572f11d548SHadi Asyrafi unsigned long el_status; 1582f11d548SHadi Asyrafi unsigned int mode; 1592f11d548SHadi Asyrafi uint32_t spsr; 1602f11d548SHadi Asyrafi 1612f11d548SHadi Asyrafi /* Figure out what mode we enter the non-secure world in */ 1622f11d548SHadi Asyrafi el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 1632f11d548SHadi Asyrafi el_status &= ID_AA64PFR0_ELX_MASK; 1642f11d548SHadi Asyrafi 1652f11d548SHadi Asyrafi mode = (el_status) ? MODE_EL2 : MODE_EL1; 1662f11d548SHadi Asyrafi 1672f11d548SHadi Asyrafi /* 1682f11d548SHadi Asyrafi * TODO: Consider the possibility of specifying the SPSR in 1692f11d548SHadi Asyrafi * the FIP ToC and allowing the platform to have a say as 1702f11d548SHadi Asyrafi * well. 1712f11d548SHadi Asyrafi */ 1722f11d548SHadi Asyrafi spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 1732f11d548SHadi Asyrafi return spsr; 1742f11d548SHadi Asyrafi } 1752f11d548SHadi Asyrafi 1762f11d548SHadi Asyrafi 1772f11d548SHadi Asyrafi int bl2_plat_handle_post_image_load(unsigned int image_id) 1782f11d548SHadi Asyrafi { 1792f11d548SHadi Asyrafi bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 1802f11d548SHadi Asyrafi 18135fe7f40SSiew Chin Lim assert(bl_mem_params); 18235fe7f40SSiew Chin Lim 1833eb5640aSSieu Mun Tang #if SOCFPGA_SECURE_VAB_AUTH 1843eb5640aSSieu Mun Tang /* 1853eb5640aSSieu Mun Tang * VAB Authentication start here. 1863eb5640aSSieu Mun Tang * If failed to authenticate, shall not proceed to process BL31 and hang. 1873eb5640aSSieu Mun Tang */ 1883eb5640aSSieu Mun Tang int ret = 0; 1893eb5640aSSieu Mun Tang 1903eb5640aSSieu Mun Tang ret = socfpga_vab_init(image_id); 1913eb5640aSSieu Mun Tang if (ret < 0) { 1923eb5640aSSieu Mun Tang ERROR("SOCFPGA VAB Authentication failed\n"); 193*458b40dfSJit Loon Lim while (1) 1943eb5640aSSieu Mun Tang wfi(); 1953eb5640aSSieu Mun Tang } 1963eb5640aSSieu Mun Tang #endif 1973eb5640aSSieu Mun Tang 1982f11d548SHadi Asyrafi switch (image_id) { 1992f11d548SHadi Asyrafi case BL33_IMAGE_ID: 2002f11d548SHadi Asyrafi bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 2012f11d548SHadi Asyrafi bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry(); 2022f11d548SHadi Asyrafi break; 2032f11d548SHadi Asyrafi default: 2042f11d548SHadi Asyrafi break; 2052f11d548SHadi Asyrafi } 2062f11d548SHadi Asyrafi 2072f11d548SHadi Asyrafi return 0; 2082f11d548SHadi Asyrafi } 2092f11d548SHadi Asyrafi 2102f11d548SHadi Asyrafi /******************************************************************************* 2112f11d548SHadi Asyrafi * Perform any BL3-1 platform setup code 2122f11d548SHadi Asyrafi ******************************************************************************/ 2132f11d548SHadi Asyrafi void bl2_platform_setup(void) 2142f11d548SHadi Asyrafi { 2152f11d548SHadi Asyrafi } 216