xref: /rk3399_ARM-atf/plat/imx/imx8ulp/imx8ulp_bl31_setup.c (revision e853041920b15b77839027ab802d0cd9a08c7c35)
1fcd41e86SJacky Bai /*
2fcd41e86SJacky Bai  * Copyright 2021-2024 NXP
3fcd41e86SJacky Bai  *
4fcd41e86SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5fcd41e86SJacky Bai  */
6fcd41e86SJacky Bai 
7fcd41e86SJacky Bai #include <assert.h>
8fcd41e86SJacky Bai #include <stdbool.h>
9fcd41e86SJacky Bai 
10fcd41e86SJacky Bai #include <arch_helpers.h>
11fcd41e86SJacky Bai #include <common/bl_common.h>
12fcd41e86SJacky Bai #include <common/debug.h>
13fcd41e86SJacky Bai #include <context.h>
14fcd41e86SJacky Bai #include <drivers/console.h>
15fcd41e86SJacky Bai #include <drivers/generic_delay_timer.h>
16fcd41e86SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
17fcd41e86SJacky Bai #include <lib/mmio.h>
18fcd41e86SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h>
19fcd41e86SJacky Bai #include <plat/common/platform.h>
20fcd41e86SJacky Bai #include <platform_def.h>
21fcd41e86SJacky Bai 
22fcd41e86SJacky Bai #include <imx8_lpuart.h>
237c5eedcaSPankaj Gupta #include <imx8ulp_caam.h>
24fcd41e86SJacky Bai #include <imx_plat_common.h>
25fcd41e86SJacky Bai #include <plat_imx8.h>
26fcd41e86SJacky Bai #include <upower_api.h>
27ac5d69b6SJacky Bai #include <xrdc.h>
28fcd41e86SJacky Bai 
29fcd41e86SJacky Bai #define MAP_BL31_TOTAL										   \
30fcd41e86SJacky Bai 	MAP_REGION_FLAT(BL31_BASE, BL31_LIMIT - BL31_BASE, MT_MEMORY | MT_RW | MT_SECURE)
31fcd41e86SJacky Bai #define MAP_BL31_RO										   \
32fcd41e86SJacky Bai 	MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
33e7b82a7dSClement Faure #define MAP_BL32_TOTAL MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
34fcd41e86SJacky Bai #define MAP_COHERENT_MEM									\
35fcd41e86SJacky Bai 	MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),	\
36fcd41e86SJacky Bai 			 MT_DEVICE | MT_RW | MT_SECURE)
37fcd41e86SJacky Bai 
38*e8530419SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
39*e8530419SJi Luo 
40fcd41e86SJacky Bai static const mmap_region_t imx_mmap[] = {
41fcd41e86SJacky Bai 	DEVICE0_MAP, DEVICE1_MAP, ELE_MAP,
42fcd41e86SJacky Bai 	SEC_SIM_MAP, SRAM0_MAP,
43fcd41e86SJacky Bai 	{0}
44fcd41e86SJacky Bai };
45fcd41e86SJacky Bai 
46fcd41e86SJacky Bai extern uint32_t upower_init(void);
47fcd41e86SJacky Bai extern void imx8ulp_init_scmi_server(void);
48fcd41e86SJacky Bai 
49fcd41e86SJacky Bai static entry_point_info_t bl32_image_ep_info;
50fcd41e86SJacky Bai static entry_point_info_t bl33_image_ep_info;
51fcd41e86SJacky Bai 
52fcd41e86SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
53fcd41e86SJacky Bai 				u_register_t arg2, u_register_t arg3)
54fcd41e86SJacky Bai {
55fcd41e86SJacky Bai 	static console_t console;
56fcd41e86SJacky Bai 
57daa4478aSJacky Bai 	/* config the TPM5 clock */
58daa4478aSJacky Bai 	mmio_write_32(IMX_PCC3_BASE + 0xd0, 0x92000000);
59daa4478aSJacky Bai 	mmio_write_32(IMX_PCC3_BASE + 0xd0, 0xd2000000);
60fcd41e86SJacky Bai 
61fcd41e86SJacky Bai 	/* enable the GPIO D,E,F non-secure access by default */
62fcd41e86SJacky Bai 	mmio_write_32(IMX_PCC4_BASE + 0x78, 0xc0000000);
63fcd41e86SJacky Bai 	mmio_write_32(IMX_PCC4_BASE + 0x7c, 0xc0000000);
64fcd41e86SJacky Bai 	mmio_write_32(IMX_PCC5_BASE + 0x114, 0xc0000000);
65fcd41e86SJacky Bai 
66fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOE_BASE + 0x10, 0xffffffff);
67fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOE_BASE + 0x14, 0x3);
68fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOE_BASE + 0x18, 0xffffffff);
69fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOE_BASE + 0x1c, 0x3);
70fcd41e86SJacky Bai 
71fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOF_BASE + 0x10, 0xffffffff);
72fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOF_BASE + 0x14, 0x3);
73fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOF_BASE + 0x18, 0xffffffff);
74fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOF_BASE + 0x1c, 0x3);
75fcd41e86SJacky Bai 
76fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOD_BASE + 0x10, 0xffffffff);
77fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOD_BASE + 0x14, 0x3);
78fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOD_BASE + 0x18, 0xffffffff);
79fcd41e86SJacky Bai 	mmio_write_32(IMX_GPIOD_BASE + 0x1c, 0x3);
80fcd41e86SJacky Bai 
81fcd41e86SJacky Bai 	console_lpuart_register(IMX_LPUART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
82fcd41e86SJacky Bai 		     IMX_CONSOLE_BAUDRATE, &console);
83fcd41e86SJacky Bai 
84fcd41e86SJacky Bai 	/* This console is only used for boot stage */
85fcd41e86SJacky Bai 	console_set_scope(&console, CONSOLE_FLAG_BOOT | CONSOLE_FLAG_RUNTIME);
86fcd41e86SJacky Bai 
87fcd41e86SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
88fcd41e86SJacky Bai 	bl33_image_ep_info.spsr = plat_get_spsr_for_bl33_entry();
89fcd41e86SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
90e7b82a7dSClement Faure 
91*e8530419SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
92e7b82a7dSClement Faure 	/* Populate entry point information for BL32 */
93e7b82a7dSClement Faure 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
94e7b82a7dSClement Faure 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
95e7b82a7dSClement Faure 	bl32_image_ep_info.pc = BL32_BASE;
96e7b82a7dSClement Faure 	bl32_image_ep_info.spsr = 0;
97e7b82a7dSClement Faure 
98e7b82a7dSClement Faure 	/* Pass TEE base and size to bl33 */
99e7b82a7dSClement Faure 	bl33_image_ep_info.args.arg1 = BL32_BASE;
100e7b82a7dSClement Faure 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
101e7b82a7dSClement Faure 
102*e8530419SJi Luo #ifdef SPD_trusty
103*e8530419SJi Luo 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
104*e8530419SJi Luo 	bl32_image_ep_info.args.arg1 = BL32_BASE;
105*e8530419SJi Luo #else
106e7b82a7dSClement Faure 	/* Make sure memory is clean */
107e7b82a7dSClement Faure 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
108e7b82a7dSClement Faure 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
109e7b82a7dSClement Faure 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
110e7b82a7dSClement Faure #endif
111*e8530419SJi Luo #endif
112fcd41e86SJacky Bai }
113fcd41e86SJacky Bai 
114fcd41e86SJacky Bai void bl31_plat_arch_setup(void)
115fcd41e86SJacky Bai {
116fcd41e86SJacky Bai 	const mmap_region_t bl_regions[] = {
117fcd41e86SJacky Bai 		MAP_BL31_TOTAL,
118fcd41e86SJacky Bai 		MAP_BL31_RO,
119fcd41e86SJacky Bai #if USE_COHERENT_MEM
120fcd41e86SJacky Bai 		MAP_COHERENT_MEM,
121fcd41e86SJacky Bai #endif
122*e8530419SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
123e7b82a7dSClement Faure 		MAP_BL32_TOTAL,
124e7b82a7dSClement Faure #endif
125fcd41e86SJacky Bai 		{0},
126fcd41e86SJacky Bai 	};
127fcd41e86SJacky Bai 
128fcd41e86SJacky Bai 	setup_page_tables(bl_regions, imx_mmap);
129fcd41e86SJacky Bai 	enable_mmu_el3(0);
130fcd41e86SJacky Bai 
131fcd41e86SJacky Bai 	/* TODO: Hack, refine this piece, scmi channel free */
132fcd41e86SJacky Bai 	mmio_write_32(SRAM0_BASE + 0x4, 1);
133ea1f7a2eSYe Li 
134ea1f7a2eSYe Li 	/* Allow M core to reset A core */
135ea1f7a2eSYe Li 	mmio_clrbits_32(IMX_MU0B_BASE + 0x10, BIT(2));
136fcd41e86SJacky Bai }
137fcd41e86SJacky Bai 
138fcd41e86SJacky Bai void bl31_platform_setup(void)
139fcd41e86SJacky Bai {
140fcd41e86SJacky Bai 	/* select the arch timer source */
141fcd41e86SJacky Bai 	mmio_setbits_32(IMX_SIM1_BASE + 0x30, 0x8000000);
142fcd41e86SJacky Bai 
143fcd41e86SJacky Bai 	generic_delay_timer_init();
144fcd41e86SJacky Bai 
145fcd41e86SJacky Bai 	plat_gic_driver_init();
146fcd41e86SJacky Bai 	plat_gic_init();
147fcd41e86SJacky Bai 
148fcd41e86SJacky Bai 	imx8ulp_init_scmi_server();
149fcd41e86SJacky Bai 	upower_init();
150ac5d69b6SJacky Bai 
151ac5d69b6SJacky Bai 	xrdc_apply_apd_config();
152ac5d69b6SJacky Bai 	xrdc_apply_lpav_config();
153ac5d69b6SJacky Bai 	xrdc_enable();
154ac5d69b6SJacky Bai 
1557c5eedcaSPankaj Gupta 	imx8ulp_caam_init();
156fcd41e86SJacky Bai }
157fcd41e86SJacky Bai 
158fcd41e86SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
159fcd41e86SJacky Bai {
160fcd41e86SJacky Bai 	if (type == NON_SECURE) {
161fcd41e86SJacky Bai 		return &bl33_image_ep_info;
162fcd41e86SJacky Bai 	} else {
163fcd41e86SJacky Bai 		return &bl32_image_ep_info;
164fcd41e86SJacky Bai 	}
165fcd41e86SJacky Bai }
166fcd41e86SJacky Bai 
167fcd41e86SJacky Bai unsigned int plat_get_syscnt_freq2(void)
168fcd41e86SJacky Bai {
169fcd41e86SJacky Bai 	return COUNTER_FREQUENCY;
170fcd41e86SJacky Bai }
171fcd41e86SJacky Bai 
172fcd41e86SJacky Bai void bl31_plat_runtime_setup(void)
173fcd41e86SJacky Bai {
174fcd41e86SJacky Bai }
175*e8530419SJi Luo 
176*e8530419SJi Luo #ifdef SPD_trusty
177*e8530419SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
178*e8530419SJi Luo {
179*e8530419SJi Luo 	args->arg0 = BL32_SIZE;
180*e8530419SJi Luo 	args->arg1 = BL32_BASE;
181*e8530419SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
182*e8530419SJi Luo }
183*e8530419SJi Luo #endif
184