1 /* 2 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef PLATFORM_DEF_H 8 #define PLATFORM_DEF_H 9 10 #include <lib/utils_def.h> 11 12 #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 13 #define PLATFORM_LINKER_ARCH aarch64 14 15 #define PLATFORM_STACK_SIZE 0x400 16 #define CACHE_WRITEBACK_GRANULE 64 17 18 #define PLAT_PRIMARY_CPU 0x0 19 #define PLATFORM_MAX_CPU_PER_CLUSTER 4 20 #define PLATFORM_CLUSTER_COUNT 1 21 #define PLATFORM_CORE_COUNT 4 22 #define PLATFORM_CLUSTER0_CORE_COUNT 4 23 #define PLATFORM_CLUSTER1_CORE_COUNT 0 24 25 #define PWR_DOMAIN_AT_MAX_LVL U(1) 26 #define PLAT_MAX_PWR_LVL U(2) 27 #define PLAT_MAX_OFF_STATE U(2) 28 #define PLAT_MAX_RET_STATE U(1) 29 30 #define BL31_BASE 0x80000000 31 #define BL31_LIMIT 0x80020000 32 33 #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 34 #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 35 36 #define MAX_XLAT_TABLES 8 37 #define MAX_MMAP_REGIONS 8 38 39 #define PLAT_GICD_BASE 0x51a00000 40 #define PLAT_GICD_SIZE 0x10000 41 #define PLAT_GICR_BASE 0x51b00000 42 #define PLAT_GICR_SIZE 0xc0000 43 #define IMX_BOOT_UART_BASE 0x5a060000 44 #define IMX_BOOT_UART_SIZE 0x1000 45 #define IMX_BOOT_UART_BAUDRATE 115200 46 #define IMX_BOOT_UART_CLK_IN_HZ 24000000 47 #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE 48 #define PLAT__CRASH_UART_CLK_IN_HZ 24000000 49 #define IMX_CONSOLE_BAUDRATE 115200 50 #define SC_IPC_BASE 0x5d1b0000 51 #define SC_IPC_SIZE 0x10000 52 53 #define COUNTER_FREQUENCY 8000000 54 55 /* non-secure u-boot base */ 56 #define PLAT_NS_IMAGE_OFFSET 0x80020000 57 58 #define DEBUG_CONSOLE 0 59 #define DEBUG_CONSOLE_A35 0 60 #define PLAT_IMX8QX 1 61 62 #endif /* PLATFORM_DEF_H */ 63