10bc18309SAnson Huang /* 2ca661a00SMadhukar Pappireddy * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 30bc18309SAnson Huang * 40bc18309SAnson Huang * SPDX-License-Identifier: BSD-3-Clause 50bc18309SAnson Huang */ 60bc18309SAnson Huang 70bc18309SAnson Huang #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stdbool.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 150bc18309SAnson Huang #include <context.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/console.h> 1809d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 1909d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2009d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h> 2109d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2209d40e0eSAntonio Nino Diaz 230bc18309SAnson Huang #include <imx8qx_pads.h> 240bc18309SAnson Huang #include <imx8_iomux.h> 250bc18309SAnson Huang #include <imx8_lpuart.h> 260bc18309SAnson Huang #include <plat_imx8.h> 270bc18309SAnson Huang #include <sci/sci.h> 280bc18309SAnson Huang #include <sec_rsrc.h> 290bc18309SAnson Huang 30ca661a00SMadhukar Pappireddy static const unsigned long BL31_COHERENT_RAM_START = BL_COHERENT_RAM_BASE; 31ca661a00SMadhukar Pappireddy static const unsigned long BL31_COHERENT_RAM_END = BL_COHERENT_RAM_END; 32ca661a00SMadhukar Pappireddy static const unsigned long BL31_RO_START = BL_CODE_BASE; 33ca661a00SMadhukar Pappireddy static const unsigned long BL31_RO_END = BL_CODE_END; 34ca661a00SMadhukar Pappireddy static const unsigned long BL31_RW_END = BL_END; 35ca661a00SMadhukar Pappireddy 360bc18309SAnson Huang IMPORT_SYM(unsigned long, __RW_START__, BL31_RW_START); 370bc18309SAnson Huang 380bc18309SAnson Huang static entry_point_info_t bl32_image_ep_info; 390bc18309SAnson Huang static entry_point_info_t bl33_image_ep_info; 400bc18309SAnson Huang 41*30617ccaSIgor Opaniuk /* Default configuration for i.MX8QM/QXP MEK */ 42*30617ccaSIgor Opaniuk #if defined(IMX_USE_UART0) 430bc18309SAnson Huang #define UART_PAD_CTRL (PADRING_IFMUX_EN_MASK | PADRING_GP_EN_MASK | \ 440bc18309SAnson Huang (SC_PAD_CONFIG_OUT_IN << PADRING_CONFIG_SHIFT) | \ 450bc18309SAnson Huang (SC_PAD_ISO_OFF << PADRING_LPCONFIG_SHIFT) | \ 460bc18309SAnson Huang (SC_PAD_28FDSOI_DSE_DV_LOW << PADRING_DSE_SHIFT) | \ 470bc18309SAnson Huang (SC_PAD_28FDSOI_PS_PD << PADRING_PULL_SHIFT)) 48*30617ccaSIgor Opaniuk #define IMX_RES_UART SC_R_UART_0 49*30617ccaSIgor Opaniuk #define IMX_PAD_UART_RX SC_P_UART0_RX 50*30617ccaSIgor Opaniuk #define IMX_PAD_UART_TX SC_P_UART0_TX 51*30617ccaSIgor Opaniuk 52*30617ccaSIgor Opaniuk /* 53*30617ccaSIgor Opaniuk * On Toradex Colibri i.MX8QXP UART3 on the FLEXCAN2. 54*30617ccaSIgor Opaniuk * Use custom pad control for this 55*30617ccaSIgor Opaniuk */ 56*30617ccaSIgor Opaniuk #elif defined(IMX_USE_UART3) 57*30617ccaSIgor Opaniuk /* 58*30617ccaSIgor Opaniuk * FLEXCAN2_RX/TX pads are muxed to ADMA_UART3_RX/TX, 59*30617ccaSIgor Opaniuk * For ref: 60*30617ccaSIgor Opaniuk * 000b - ADMA_FLEXCAN2_RX 61*30617ccaSIgor Opaniuk * 001b - ADMA_SAI3_RXD 62*30617ccaSIgor Opaniuk * 010b - ADMA_UART3_RX 63*30617ccaSIgor Opaniuk * 011b - ADMA_SAI1_RXFS 64*30617ccaSIgor Opaniuk * 100b - LSIO_GPIO1_IO19 65*30617ccaSIgor Opaniuk */ 66*30617ccaSIgor Opaniuk #define UART_PAD_CTRL (PADRING_IFMUX_EN_MASK | PADRING_GP_EN_MASK | \ 67*30617ccaSIgor Opaniuk (SC_PAD_CONFIG_OUT_IN << PADRING_CONFIG_SHIFT) | \ 68*30617ccaSIgor Opaniuk (2U << PADRING_IFMUX_SHIFT) | \ 69*30617ccaSIgor Opaniuk (SC_PAD_ISO_OFF << PADRING_LPCONFIG_SHIFT) | \ 70*30617ccaSIgor Opaniuk (SC_PAD_28FDSOI_DSE_DV_LOW << PADRING_DSE_SHIFT) | \ 71*30617ccaSIgor Opaniuk (SC_PAD_28FDSOI_PS_PD << PADRING_PULL_SHIFT)) 72*30617ccaSIgor Opaniuk #define IMX_RES_UART SC_R_UART_3 73*30617ccaSIgor Opaniuk #define IMX_PAD_UART_RX SC_P_FLEXCAN2_RX 74*30617ccaSIgor Opaniuk #define IMX_PAD_UART_TX SC_P_FLEXCAN2_TX 75*30617ccaSIgor Opaniuk #else 76*30617ccaSIgor Opaniuk #error "Provide proper UART configuration in IMX_DEBUG_UART" 77*30617ccaSIgor Opaniuk #endif 780bc18309SAnson Huang 790bc18309SAnson Huang static const mmap_region_t imx_mmap[] = { 80e6cf7a46SAnson Huang MAP_REGION_FLAT(IMX_REG_BASE, IMX_REG_SIZE, MT_DEVICE | MT_RW), 810bc18309SAnson Huang {0} 820bc18309SAnson Huang }; 830bc18309SAnson Huang 840bc18309SAnson Huang static uint32_t get_spsr_for_bl33_entry(void) 850bc18309SAnson Huang { 860bc18309SAnson Huang unsigned long el_status; 870bc18309SAnson Huang unsigned long mode; 880bc18309SAnson Huang uint32_t spsr; 890bc18309SAnson Huang 900bc18309SAnson Huang /* figure out what mode we enter the non-secure world */ 910bc18309SAnson Huang el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 920bc18309SAnson Huang el_status &= ID_AA64PFR0_ELX_MASK; 930bc18309SAnson Huang 940bc18309SAnson Huang mode = (el_status) ? MODE_EL2 : MODE_EL1; 950bc18309SAnson Huang 960bc18309SAnson Huang spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 970bc18309SAnson Huang return spsr; 980bc18309SAnson Huang } 990bc18309SAnson Huang 1000bc18309SAnson Huang #if DEBUG_CONSOLE_A35 1010bc18309SAnson Huang static void lpuart32_serial_setbrg(unsigned int base, int baudrate) 1020bc18309SAnson Huang { 1030bc18309SAnson Huang unsigned int sbr, osr, baud_diff, tmp_osr, tmp_sbr; 1040bc18309SAnson Huang unsigned int diff1, diff2, tmp, rate; 1050bc18309SAnson Huang 1060bc18309SAnson Huang if (baudrate == 0) 1070bc18309SAnson Huang panic(); 1080bc18309SAnson Huang 109*30617ccaSIgor Opaniuk sc_pm_get_clock_rate(ipc_handle, IMX_RES_UART, 2, &rate); 1100bc18309SAnson Huang 1110bc18309SAnson Huang baud_diff = baudrate; 1120bc18309SAnson Huang osr = 0; 1130bc18309SAnson Huang sbr = 0; 1140bc18309SAnson Huang for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) { 1150bc18309SAnson Huang tmp_sbr = (rate / (baudrate * tmp_osr)); 1160bc18309SAnson Huang if (tmp_sbr == 0) 1170bc18309SAnson Huang tmp_sbr = 1; 1180bc18309SAnson Huang 1190bc18309SAnson Huang /* calculate difference in actual baud w/ current values */ 1200bc18309SAnson Huang diff1 = rate / (tmp_osr * tmp_sbr) - baudrate; 1210bc18309SAnson Huang diff2 = rate / (tmp_osr * (tmp_sbr + 1)); 1220bc18309SAnson Huang 1230bc18309SAnson Huang /* select best values between sbr and sbr+1 */ 1240bc18309SAnson Huang if (diff1 > (baudrate - diff2)) { 1250bc18309SAnson Huang diff1 = baudrate - diff2; 1260bc18309SAnson Huang tmp_sbr++; 1270bc18309SAnson Huang } 1280bc18309SAnson Huang 1290bc18309SAnson Huang if (diff1 <= baud_diff) { 1300bc18309SAnson Huang baud_diff = diff1; 1310bc18309SAnson Huang osr = tmp_osr; 1320bc18309SAnson Huang sbr = tmp_sbr; 1330bc18309SAnson Huang } 1340bc18309SAnson Huang } 1350bc18309SAnson Huang 1360bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + BAUD); 1370bc18309SAnson Huang 1380bc18309SAnson Huang if ((osr > 3) && (osr < 8)) 1390bc18309SAnson Huang tmp |= LPUART_BAUD_BOTHEDGE_MASK; 1400bc18309SAnson Huang 1410bc18309SAnson Huang tmp &= ~LPUART_BAUD_OSR_MASK; 1420bc18309SAnson Huang tmp |= LPUART_BAUD_OSR(osr - 1); 1430bc18309SAnson Huang tmp &= ~LPUART_BAUD_SBR_MASK; 1440bc18309SAnson Huang tmp |= LPUART_BAUD_SBR(sbr); 1450bc18309SAnson Huang 1460bc18309SAnson Huang /* explicitly disable 10 bit mode & set 1 stop bit */ 1470bc18309SAnson Huang tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK); 1480bc18309SAnson Huang 1490bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + BAUD, tmp); 1500bc18309SAnson Huang } 1510bc18309SAnson Huang 1520bc18309SAnson Huang static int lpuart32_serial_init(unsigned int base) 1530bc18309SAnson Huang { 1540bc18309SAnson Huang unsigned int tmp; 1550bc18309SAnson Huang 1560bc18309SAnson Huang /* disable TX & RX before enabling clocks */ 1570bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + CTRL); 1580bc18309SAnson Huang tmp &= ~(CTRL_TE | CTRL_RE); 1590bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, tmp); 1600bc18309SAnson Huang 1610bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + MODIR, 0); 1620bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + FIFO, ~(FIFO_TXFE | FIFO_RXFE)); 1630bc18309SAnson Huang 1640bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + MATCH, 0); 1650bc18309SAnson Huang 1660bc18309SAnson Huang /* provide data bits, parity, stop bit, etc */ 1670bc18309SAnson Huang lpuart32_serial_setbrg(base, IMX_BOOT_UART_BAUDRATE); 1680bc18309SAnson Huang 1690bc18309SAnson Huang /* eight data bits no parity bit */ 1700bc18309SAnson Huang tmp = mmio_read_32(IMX_BOOT_UART_BASE + CTRL); 1710bc18309SAnson Huang tmp &= ~(LPUART_CTRL_PE_MASK | LPUART_CTRL_PT_MASK | LPUART_CTRL_M_MASK); 1720bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, tmp); 1730bc18309SAnson Huang 1740bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + CTRL, CTRL_RE | CTRL_TE); 1750bc18309SAnson Huang 1760bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x55); 1770bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x55); 1780bc18309SAnson Huang mmio_write_32(IMX_BOOT_UART_BASE + DATA, 0x0A); 1790bc18309SAnson Huang 1800bc18309SAnson Huang return 0; 1810bc18309SAnson Huang } 1820bc18309SAnson Huang #endif 1830bc18309SAnson Huang 1840bc18309SAnson Huang void imx8_partition_resources(void) 1850bc18309SAnson Huang { 1860bc18309SAnson Huang sc_rm_pt_t secure_part, os_part; 1870bc18309SAnson Huang sc_rm_mr_t mr, mr_record = 64; 1880bc18309SAnson Huang sc_faddr_t start, end; 1890bc18309SAnson Huang sc_err_t err; 1900bc18309SAnson Huang bool owned; 1910bc18309SAnson Huang int i; 1920bc18309SAnson Huang 1930bc18309SAnson Huang err = sc_rm_get_partition(ipc_handle, &secure_part); 1940bc18309SAnson Huang if (err) 1950bc18309SAnson Huang ERROR("sc_rm_get_partition failed: %u\n", err); 1960bc18309SAnson Huang 1970bc18309SAnson Huang err = sc_rm_partition_alloc(ipc_handle, &os_part, false, false, 1980bc18309SAnson Huang false, false, false); 1990bc18309SAnson Huang if (err) 2000bc18309SAnson Huang ERROR("sc_rm_partition_alloc failed: %u\n", err); 2010bc18309SAnson Huang 2020bc18309SAnson Huang err = sc_rm_set_parent(ipc_handle, os_part, secure_part); 2030bc18309SAnson Huang if (err) 2040bc18309SAnson Huang ERROR("sc_rm_set_parent: %u\n", err); 2050bc18309SAnson Huang 2060bc18309SAnson Huang /* set secure resources to NOT-movable */ 2070bc18309SAnson Huang for (i = 0; i < (ARRAY_SIZE(secure_rsrcs)); i++) { 2080bc18309SAnson Huang err = sc_rm_set_resource_movable(ipc_handle, 2090bc18309SAnson Huang secure_rsrcs[i], secure_rsrcs[i], false); 2100bc18309SAnson Huang if (err) 2110bc18309SAnson Huang ERROR("sc_rm_set_resource_movable: rsrc %u, ret %u\n", 2120bc18309SAnson Huang secure_rsrcs[i], err); 2130bc18309SAnson Huang } 2140bc18309SAnson Huang 2150bc18309SAnson Huang /* move all movable resources and pins to non-secure partition */ 2160bc18309SAnson Huang err = sc_rm_move_all(ipc_handle, secure_part, os_part, true, true); 2170bc18309SAnson Huang if (err) 2180bc18309SAnson Huang ERROR("sc_rm_move_all: %u\n", err); 2190bc18309SAnson Huang 2200bc18309SAnson Huang /* iterate through peripherals to give NS OS part access */ 2210bc18309SAnson Huang for (i = 0; i < ARRAY_SIZE(ns_access_allowed); i++) { 2220bc18309SAnson Huang err = sc_rm_set_peripheral_permissions(ipc_handle, 2230bc18309SAnson Huang ns_access_allowed[i], os_part, SC_RM_PERM_FULL); 2240bc18309SAnson Huang if (err) 2250bc18309SAnson Huang ERROR("sc_rm_set_peripheral_permissions: rsrc %u, \ 2260bc18309SAnson Huang ret %u\n", ns_access_allowed[i], err); 2270bc18309SAnson Huang } 2280bc18309SAnson Huang 2290bc18309SAnson Huang /* 2300bc18309SAnson Huang * sc_rm_set_peripheral_permissions 2310bc18309SAnson Huang * sc_rm_set_memreg_permissions 2320bc18309SAnson Huang * sc_rm_set_pin_movable 2330bc18309SAnson Huang */ 2340bc18309SAnson Huang for (mr = 0; mr < 64; mr++) { 2350bc18309SAnson Huang owned = sc_rm_is_memreg_owned(ipc_handle, mr); 2360bc18309SAnson Huang if (owned) { 2370bc18309SAnson Huang err = sc_rm_get_memreg_info(ipc_handle, mr, &start, &end); 2380bc18309SAnson Huang if (err) 2390bc18309SAnson Huang ERROR("Memreg get info failed, %u\n", mr); 2400bc18309SAnson Huang 2410bc18309SAnson Huang NOTICE("Memreg %u 0x%llx -- 0x%llx\n", mr, start, end); 2420bc18309SAnson Huang if (BL31_BASE >= start && (BL31_LIMIT - 1) <= end) { 2430bc18309SAnson Huang mr_record = mr; /* Record the mr for ATF running */ 2440bc18309SAnson Huang } else { 2450bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr); 2460bc18309SAnson Huang if (err) 2470bc18309SAnson Huang ERROR("Memreg assign failed, 0x%llx -- 0x%llx, \ 2480bc18309SAnson Huang err %d\n", start, end, err); 2490bc18309SAnson Huang } 2500bc18309SAnson Huang } 2510bc18309SAnson Huang } 2520bc18309SAnson Huang 2530bc18309SAnson Huang if (mr_record != 64) { 2540bc18309SAnson Huang err = sc_rm_get_memreg_info(ipc_handle, mr_record, &start, &end); 2550bc18309SAnson Huang if (err) 2560bc18309SAnson Huang ERROR("Memreg get info failed, %u\n", mr_record); 2570bc18309SAnson Huang if ((BL31_LIMIT - 1) < end) { 2580bc18309SAnson Huang err = sc_rm_memreg_alloc(ipc_handle, &mr, BL31_LIMIT, end); 2590bc18309SAnson Huang if (err) 2600bc18309SAnson Huang ERROR("sc_rm_memreg_alloc failed, 0x%llx -- 0x%llx\n", 2610bc18309SAnson Huang (sc_faddr_t)BL31_LIMIT, end); 2620bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr); 2630bc18309SAnson Huang if (err) 2640bc18309SAnson Huang ERROR("Memreg assign failed, 0x%llx -- 0x%llx\n", 2650bc18309SAnson Huang (sc_faddr_t)BL31_LIMIT, end); 2660bc18309SAnson Huang } 2670bc18309SAnson Huang 2680bc18309SAnson Huang if (start < (BL31_BASE - 1)) { 2690bc18309SAnson Huang err = sc_rm_memreg_alloc(ipc_handle, &mr, start, BL31_BASE - 1); 2700bc18309SAnson Huang if (err) 2710bc18309SAnson Huang ERROR("sc_rm_memreg_alloc failed, 0x%llx -- 0x%llx\n", 2720bc18309SAnson Huang start, (sc_faddr_t)BL31_BASE - 1); 2730bc18309SAnson Huang err = sc_rm_assign_memreg(ipc_handle, os_part, mr); 2740bc18309SAnson Huang if (err) 2750bc18309SAnson Huang ERROR("Memreg assign failed, 0x%llx -- 0x%llx\n", 2760bc18309SAnson Huang start, (sc_faddr_t)BL31_BASE - 1); 2770bc18309SAnson Huang } 2780bc18309SAnson Huang } 2790bc18309SAnson Huang 2800bc18309SAnson Huang if (err) 2810bc18309SAnson Huang NOTICE("Partitioning Failed\n"); 2820bc18309SAnson Huang else 2830bc18309SAnson Huang NOTICE("Non-secure Partitioning Succeeded\n"); 2840bc18309SAnson Huang } 2850bc18309SAnson Huang 286601d2f3cSAntonio Nino Diaz void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 287601d2f3cSAntonio Nino Diaz u_register_t arg2, u_register_t arg3) 2880bc18309SAnson Huang { 2890bc18309SAnson Huang #if DEBUG_CONSOLE 290d7873bcdSAndre Przywara static console_t console; 2910bc18309SAnson Huang #endif 2920bc18309SAnson Huang if (sc_ipc_open(&ipc_handle, SC_IPC_BASE) != SC_ERR_NONE) 2930bc18309SAnson Huang panic(); 2940bc18309SAnson Huang 2950bc18309SAnson Huang #if DEBUG_CONSOLE_A35 296*30617ccaSIgor Opaniuk sc_pm_set_resource_power_mode(ipc_handle, IMX_RES_UART, 297*30617ccaSIgor Opaniuk SC_PM_PW_MODE_ON); 2980bc18309SAnson Huang sc_pm_clock_rate_t rate = 80000000; 299*30617ccaSIgor Opaniuk sc_pm_set_clock_rate(ipc_handle, IMX_RES_UART, 2, &rate); 300*30617ccaSIgor Opaniuk sc_pm_clock_enable(ipc_handle, IMX_RES_UART, 2, true, false); 3010bc18309SAnson Huang 3020bc18309SAnson Huang /* Configure UART pads */ 303*30617ccaSIgor Opaniuk sc_pad_set(ipc_handle, IMX_PAD_UART_RX, UART_PAD_CTRL); 304*30617ccaSIgor Opaniuk sc_pad_set(ipc_handle, IMX_PAD_UART_TX, UART_PAD_CTRL); 3050bc18309SAnson Huang lpuart32_serial_init(IMX_BOOT_UART_BASE); 3060bc18309SAnson Huang #endif 3070bc18309SAnson Huang 3080bc18309SAnson Huang #if DEBUG_CONSOLE 3090bc18309SAnson Huang console_lpuart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 3100bc18309SAnson Huang IMX_CONSOLE_BAUDRATE, &console); 3110bc18309SAnson Huang #endif 3120bc18309SAnson Huang /* Turn on MU1 for non-secure OS/Hypervisor */ 3130bc18309SAnson Huang sc_pm_set_resource_power_mode(ipc_handle, SC_R_MU_1A, SC_PM_PW_MODE_ON); 3140bc18309SAnson Huang 315e6cf7a46SAnson Huang /* Turn on GPT_0's power & clock for non-secure OS/Hypervisor */ 316e6cf7a46SAnson Huang sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_ON); 317e6cf7a46SAnson Huang sc_pm_clock_enable(ipc_handle, SC_R_GPT_0, SC_PM_CLK_PER, true, 0); 318e6cf7a46SAnson Huang mmio_write_32(IMX_GPT0_LPCG_BASE, mmio_read_32(IMX_GPT0_LPCG_BASE) | (1 << 25)); 319e6cf7a46SAnson Huang 3200bc18309SAnson Huang /* 3210bc18309SAnson Huang * create new partition for non-secure OS/Hypervisor 3220bc18309SAnson Huang * uses global structs defined in sec_rsrc.h 3230bc18309SAnson Huang */ 3240bc18309SAnson Huang imx8_partition_resources(); 3250bc18309SAnson Huang 3260bc18309SAnson Huang bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 3270bc18309SAnson Huang bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 3280bc18309SAnson Huang SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 3290bc18309SAnson Huang } 3300bc18309SAnson Huang 3310bc18309SAnson Huang void bl31_plat_arch_setup(void) 3320bc18309SAnson Huang { 3330bc18309SAnson Huang unsigned long ro_start = BL31_RO_START; 3340bc18309SAnson Huang unsigned long ro_size = BL31_RO_END - BL31_RO_START; 3350bc18309SAnson Huang unsigned long rw_start = BL31_RW_START; 3360bc18309SAnson Huang unsigned long rw_size = BL31_RW_END - BL31_RW_START; 3370bc18309SAnson Huang #if USE_COHERENT_MEM 3380bc18309SAnson Huang unsigned long coh_start = BL31_COHERENT_RAM_START; 3390bc18309SAnson Huang unsigned long coh_size = BL31_COHERENT_RAM_END - BL31_COHERENT_RAM_START; 3400bc18309SAnson Huang #endif 3410bc18309SAnson Huang 3420bc18309SAnson Huang mmap_add_region(ro_start, ro_start, ro_size, 3430bc18309SAnson Huang MT_RO | MT_MEMORY | MT_SECURE); 3440bc18309SAnson Huang mmap_add_region(rw_start, rw_start, rw_size, 3450bc18309SAnson Huang MT_RW | MT_MEMORY | MT_SECURE); 3460bc18309SAnson Huang mmap_add(imx_mmap); 3470bc18309SAnson Huang 3480bc18309SAnson Huang #if USE_COHERENT_MEM 3490bc18309SAnson Huang mmap_add_region(coh_start, coh_start, coh_size, 3500bc18309SAnson Huang MT_DEVICE | MT_RW | MT_SECURE); 3510bc18309SAnson Huang #endif 3520bc18309SAnson Huang 3530bc18309SAnson Huang init_xlat_tables(); 3540bc18309SAnson Huang enable_mmu_el3(0); 3550bc18309SAnson Huang } 3560bc18309SAnson Huang 3570bc18309SAnson Huang void bl31_platform_setup(void) 3580bc18309SAnson Huang { 3590bc18309SAnson Huang plat_gic_driver_init(); 3600bc18309SAnson Huang plat_gic_init(); 3610bc18309SAnson Huang } 3620bc18309SAnson Huang 3630bc18309SAnson Huang entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 3640bc18309SAnson Huang { 3650bc18309SAnson Huang if (type == NON_SECURE) 3660bc18309SAnson Huang return &bl33_image_ep_info; 3670bc18309SAnson Huang if (type == SECURE) 3680bc18309SAnson Huang return &bl32_image_ep_info; 3690bc18309SAnson Huang 3700bc18309SAnson Huang return NULL; 3710bc18309SAnson Huang } 3720bc18309SAnson Huang 3730bc18309SAnson Huang unsigned int plat_get_syscnt_freq2(void) 3740bc18309SAnson Huang { 3750bc18309SAnson Huang return COUNTER_FREQUENCY; 3760bc18309SAnson Huang } 3770bc18309SAnson Huang 3780bc18309SAnson Huang void bl31_plat_runtime_setup(void) 3790bc18309SAnson Huang { 3800bc18309SAnson Huang return; 3810bc18309SAnson Huang } 382