xref: /rk3399_ARM-atf/plat/imx/imx8qm/imx8qm_psci.c (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1baa7650bSAnson Huang /*
2baa7650bSAnson Huang  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3baa7650bSAnson Huang  *
4baa7650bSAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5baa7650bSAnson Huang  */
6baa7650bSAnson Huang 
7*09d40e0eSAntonio Nino Diaz #include <stdbool.h>
8*09d40e0eSAntonio Nino Diaz 
9baa7650bSAnson Huang #include <arch.h>
10baa7650bSAnson Huang #include <arch_helpers.h>
11*09d40e0eSAntonio Nino Diaz #include <common/debug.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/arm/cci.h>
13*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
14*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
15*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
16*09d40e0eSAntonio Nino Diaz 
17baa7650bSAnson Huang #include <plat_imx8.h>
18baa7650bSAnson Huang #include <sci/sci.h>
19baa7650bSAnson Huang 
208ef9f860SAnson Huang #define CORE_PWR_STATE(state) \
218ef9f860SAnson Huang 	((state)->pwr_domain_state[MPIDR_AFFLVL0])
228ef9f860SAnson Huang #define CLUSTER_PWR_STATE(state) \
238ef9f860SAnson Huang 	((state)->pwr_domain_state[MPIDR_AFFLVL1])
248ef9f860SAnson Huang #define SYSTEM_PWR_STATE(state) \
258ef9f860SAnson Huang 	((state)->pwr_domain_state[PLAT_MAX_PWR_LVL])
268ef9f860SAnson Huang 
27baa7650bSAnson Huang const static int ap_core_index[PLATFORM_CORE_COUNT] = {
28baa7650bSAnson Huang 	SC_R_A53_0, SC_R_A53_1, SC_R_A53_2,
29baa7650bSAnson Huang 	SC_R_A53_3, SC_R_A72_0, SC_R_A72_1,
30baa7650bSAnson Huang };
31baa7650bSAnson Huang 
32baa7650bSAnson Huang int imx_pwr_domain_on(u_register_t mpidr)
33baa7650bSAnson Huang {
34baa7650bSAnson Huang 	int ret = PSCI_E_SUCCESS;
35baa7650bSAnson Huang 	unsigned int cluster_id, cpu_id;
36baa7650bSAnson Huang 
37baa7650bSAnson Huang 	cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
38baa7650bSAnson Huang 	cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
39baa7650bSAnson Huang 
4039b6cc66SAntonio Nino Diaz 	printf("imx_pwr_domain_on cluster_id %d, cpu_id %d\n", cluster_id, cpu_id);
41baa7650bSAnson Huang 
42baa7650bSAnson Huang 	if (cluster_id == 0) {
438ef9f860SAnson Huang 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_A53,
448ef9f860SAnson Huang 			SC_PM_PW_MODE_ON);
45baa7650bSAnson Huang 		if (sc_pm_set_resource_power_mode(ipc_handle, ap_core_index[cpu_id],
46baa7650bSAnson Huang 			SC_PM_PW_MODE_ON) != SC_ERR_NONE) {
47baa7650bSAnson Huang 			ERROR("cluster0 core %d power on failed!\n", cpu_id);
48baa7650bSAnson Huang 			ret = PSCI_E_INTERN_FAIL;
49baa7650bSAnson Huang 		}
50baa7650bSAnson Huang 
51baa7650bSAnson Huang 		if (sc_pm_cpu_start(ipc_handle, ap_core_index[cpu_id],
52baa7650bSAnson Huang 			true, BL31_BASE) != SC_ERR_NONE) {
53baa7650bSAnson Huang 			ERROR("boot cluster0 core %d failed!\n", cpu_id);
54baa7650bSAnson Huang 			ret = PSCI_E_INTERN_FAIL;
55baa7650bSAnson Huang 		}
56baa7650bSAnson Huang 	} else {
578ef9f860SAnson Huang 		sc_pm_set_resource_power_mode(ipc_handle, SC_R_A72,
588ef9f860SAnson Huang 			SC_PM_PW_MODE_ON);
59baa7650bSAnson Huang 		if (sc_pm_set_resource_power_mode(ipc_handle, ap_core_index[cpu_id + 4],
60baa7650bSAnson Huang 			SC_PM_PW_MODE_ON) != SC_ERR_NONE) {
61baa7650bSAnson Huang 			ERROR(" cluster1 core %d power on failed!\n", cpu_id);
62baa7650bSAnson Huang 			ret = PSCI_E_INTERN_FAIL;
63baa7650bSAnson Huang 		}
64baa7650bSAnson Huang 
65baa7650bSAnson Huang 		if (sc_pm_cpu_start(ipc_handle, ap_core_index[cpu_id + 4],
66baa7650bSAnson Huang 			true, BL31_BASE) != SC_ERR_NONE) {
67baa7650bSAnson Huang 			ERROR("boot cluster1 core %d failed!\n", cpu_id);
68baa7650bSAnson Huang 			ret = PSCI_E_INTERN_FAIL;
69baa7650bSAnson Huang 		}
70baa7650bSAnson Huang 	}
71baa7650bSAnson Huang 
72baa7650bSAnson Huang 	return ret;
73baa7650bSAnson Huang }
74baa7650bSAnson Huang 
75baa7650bSAnson Huang void imx_pwr_domain_on_finish(const psci_power_state_t *target_state)
76baa7650bSAnson Huang {
77baa7650bSAnson Huang 	uint64_t mpidr = read_mpidr_el1();
78baa7650bSAnson Huang 
798ef9f860SAnson Huang 	if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
808ef9f860SAnson Huang 		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
81baa7650bSAnson Huang 
82baa7650bSAnson Huang 	plat_gic_pcpu_init();
83baa7650bSAnson Huang 	plat_gic_cpuif_enable();
84baa7650bSAnson Huang }
85baa7650bSAnson Huang 
860f53bca0SAnson Huang void imx_pwr_domain_off(const psci_power_state_t *target_state)
870f53bca0SAnson Huang {
880f53bca0SAnson Huang 	u_register_t mpidr = read_mpidr_el1();
890f53bca0SAnson Huang 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
900f53bca0SAnson Huang 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
910f53bca0SAnson Huang 
920f53bca0SAnson Huang 	plat_gic_cpuif_disable();
930f53bca0SAnson Huang 	sc_pm_req_cpu_low_power_mode(ipc_handle,
948ef9f860SAnson Huang 		ap_core_index[cpu_id + cluster_id * 4],
950f53bca0SAnson Huang 		SC_PM_PW_MODE_OFF,
960f53bca0SAnson Huang 		SC_PM_WAKE_SRC_NONE);
978ef9f860SAnson Huang 	if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE)
988ef9f860SAnson Huang 		cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
9939b6cc66SAntonio Nino Diaz 	printf("turn off cluster:%d core:%d\n", cluster_id, cpu_id);
1000f53bca0SAnson Huang }
1010f53bca0SAnson Huang 
1028ef9f860SAnson Huang void imx_domain_suspend(const psci_power_state_t *target_state)
1038ef9f860SAnson Huang {
1048ef9f860SAnson Huang 	u_register_t mpidr = read_mpidr_el1();
1058ef9f860SAnson Huang 	unsigned int cluster_id = MPIDR_AFFLVL1_VAL(mpidr);
1068ef9f860SAnson Huang 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
1078ef9f860SAnson Huang 
1088ef9f860SAnson Huang 	plat_gic_cpuif_disable();
1098ef9f860SAnson Huang 
1108ef9f860SAnson Huang 	cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
1118ef9f860SAnson Huang 
1128ef9f860SAnson Huang 	sc_pm_set_cpu_resume_addr(ipc_handle,
1138ef9f860SAnson Huang 		ap_core_index[cpu_id + cluster_id * 4], BL31_BASE);
1148ef9f860SAnson Huang 	sc_pm_req_cpu_low_power_mode(ipc_handle,
1158ef9f860SAnson Huang 		ap_core_index[cpu_id + cluster_id * 4],
1168ef9f860SAnson Huang 		SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_GIC);
1178ef9f860SAnson Huang }
1188ef9f860SAnson Huang 
1198ef9f860SAnson Huang void imx_domain_suspend_finish(const psci_power_state_t *target_state)
1208ef9f860SAnson Huang {
1218ef9f860SAnson Huang 	u_register_t mpidr = read_mpidr_el1();
1228ef9f860SAnson Huang 
1238ef9f860SAnson Huang 	cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr));
1248ef9f860SAnson Huang 
1258ef9f860SAnson Huang 	plat_gic_cpuif_enable();
1268ef9f860SAnson Huang }
1278ef9f860SAnson Huang 
128baa7650bSAnson Huang int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint)
129baa7650bSAnson Huang {
130baa7650bSAnson Huang 	return PSCI_E_SUCCESS;
131baa7650bSAnson Huang }
132baa7650bSAnson Huang 
133baa7650bSAnson Huang static const plat_psci_ops_t imx_plat_psci_ops = {
134baa7650bSAnson Huang 	.pwr_domain_on = imx_pwr_domain_on,
135baa7650bSAnson Huang 	.pwr_domain_on_finish = imx_pwr_domain_on_finish,
1360f53bca0SAnson Huang 	.pwr_domain_off = imx_pwr_domain_off,
1378ef9f860SAnson Huang 	.pwr_domain_suspend = imx_domain_suspend,
1388ef9f860SAnson Huang 	.pwr_domain_suspend_finish = imx_domain_suspend_finish,
1398ef9f860SAnson Huang 	.get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
1408ef9f860SAnson Huang 	.validate_power_state = imx_validate_power_state,
141baa7650bSAnson Huang 	.validate_ns_entrypoint = imx_validate_ns_entrypoint,
142db81c592SAnson Huang 	.system_off = imx_system_off,
143d31ffcf0SAnson Huang 	.system_reset = imx_system_reset,
144baa7650bSAnson Huang };
145baa7650bSAnson Huang 
146baa7650bSAnson Huang int plat_setup_psci_ops(uintptr_t sec_entrypoint,
147baa7650bSAnson Huang 			const plat_psci_ops_t **psci_ops)
148baa7650bSAnson Huang {
149baa7650bSAnson Huang 	imx_mailbox_init(sec_entrypoint);
150baa7650bSAnson Huang 	*psci_ops = &imx_plat_psci_ops;
151baa7650bSAnson Huang 
1528ef9f860SAnson Huang 	/* Request low power mode for cluster/cci, only need to do once */
1538ef9f860SAnson Huang 	sc_pm_req_low_power_mode(ipc_handle, SC_R_A72, SC_PM_PW_MODE_OFF);
1548ef9f860SAnson Huang 	sc_pm_req_low_power_mode(ipc_handle, SC_R_A53, SC_PM_PW_MODE_OFF);
1558ef9f860SAnson Huang 	sc_pm_req_low_power_mode(ipc_handle, SC_R_CCI, SC_PM_PW_MODE_OFF);
1568ef9f860SAnson Huang 
1578ef9f860SAnson Huang 	/* Request RUN and LP modes for DDR, system interconnect etc. */
1588ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53,
1598ef9f860SAnson Huang 		SC_PM_SYS_IF_DDR, SC_PM_PW_MODE_ON, SC_PM_PW_MODE_STBY);
1608ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72,
1618ef9f860SAnson Huang 		SC_PM_SYS_IF_DDR, SC_PM_PW_MODE_ON, SC_PM_PW_MODE_STBY);
1628ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53,
1638ef9f860SAnson Huang 		SC_PM_SYS_IF_MU, SC_PM_PW_MODE_ON, SC_PM_PW_MODE_STBY);
1648ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72,
1658ef9f860SAnson Huang 		SC_PM_SYS_IF_MU, SC_PM_PW_MODE_ON, SC_PM_PW_MODE_STBY);
1668ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A53,
1678ef9f860SAnson Huang 		SC_PM_SYS_IF_INTERCONNECT, SC_PM_PW_MODE_ON,
1688ef9f860SAnson Huang 		SC_PM_PW_MODE_STBY);
1698ef9f860SAnson Huang 	sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A72,
1708ef9f860SAnson Huang 		SC_PM_SYS_IF_INTERCONNECT, SC_PM_PW_MODE_ON,
1718ef9f860SAnson Huang 		SC_PM_PW_MODE_STBY);
172baa7650bSAnson Huang 
173baa7650bSAnson Huang 	return 0;
174baa7650bSAnson Huang }
175