xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mq/imx8mq_psci.c (revision 60a0dde91bd03f4011c1d52d4d3aea8166e939a0)
181136819SBai Ping /*
281136819SBai Ping  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
381136819SBai Ping  *
481136819SBai Ping  * SPDX-License-Identifier: BSD-3-Clause
581136819SBai Ping  */
681136819SBai Ping 
709d40e0eSAntonio Nino Diaz #include <stdbool.h>
809d40e0eSAntonio Nino Diaz 
981136819SBai Ping #include <arch.h>
1081136819SBai Ping #include <arch_helpers.h>
1109d40e0eSAntonio Nino Diaz #include <common/debug.h>
1209d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1309d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1409d40e0eSAntonio Nino Diaz 
1581136819SBai Ping #include <gpc.h>
16e8837b0aSJacky Bai #include <imx8m_psci.h>
1781136819SBai Ping #include <plat_imx8.h>
1881136819SBai Ping 
1981136819SBai Ping int imx_validate_power_state(unsigned int power_state,
2081136819SBai Ping 			 psci_power_state_t *req_state)
2181136819SBai Ping {
2281136819SBai Ping 	int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
2381136819SBai Ping 	int pwr_type = psci_get_pstate_type(power_state);
2481136819SBai Ping 	int state_id = psci_get_pstate_id(power_state);
2581136819SBai Ping 
2681136819SBai Ping 	if (pwr_lvl > PLAT_MAX_PWR_LVL)
2781136819SBai Ping 		return PSCI_E_INVALID_PARAMS;
2881136819SBai Ping 
2981136819SBai Ping 	if (pwr_type == PSTATE_TYPE_STANDBY) {
3081136819SBai Ping 		CORE_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3181136819SBai Ping 		CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3281136819SBai Ping 	}
3381136819SBai Ping 
3481136819SBai Ping 	if (pwr_type == PSTATE_TYPE_POWERDOWN && state_id == 0x33) {
3581136819SBai Ping 		CORE_PWR_STATE(req_state) = PLAT_MAX_OFF_STATE;
3681136819SBai Ping 		CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3781136819SBai Ping 	}
3881136819SBai Ping 
3981136819SBai Ping 	return PSCI_E_SUCCESS;
4081136819SBai Ping }
4181136819SBai Ping 
4281136819SBai Ping void imx_domain_suspend(const psci_power_state_t *target_state)
4381136819SBai Ping {
4481136819SBai Ping 	uint64_t base_addr = BL31_BASE;
4581136819SBai Ping 	uint64_t mpidr = read_mpidr_el1();
4681136819SBai Ping 	unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr);
4781136819SBai Ping 
4881136819SBai Ping 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
4981136819SBai Ping 		/* disable the cpu interface */
5081136819SBai Ping 		plat_gic_cpuif_disable();
5181136819SBai Ping 		imx_set_cpu_secure_entry(core_id, base_addr);
5281136819SBai Ping 		imx_set_cpu_lpm(core_id, true);
5381136819SBai Ping 	} else {
5481136819SBai Ping 		dsb();
5581136819SBai Ping 		write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
5681136819SBai Ping 		isb();
5781136819SBai Ping 	}
5881136819SBai Ping 
5981136819SBai Ping 	if (is_local_state_off(CLUSTER_PWR_STATE(target_state)))
6081136819SBai Ping 		imx_set_cluster_powerdown(core_id, true);
6181136819SBai Ping 	else
6281136819SBai Ping 		imx_set_cluster_standby(true);
6381136819SBai Ping 
6481136819SBai Ping 	if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
65e8837b0aSJacky Bai 		imx_set_sys_lpm(core_id, true);
6681136819SBai Ping 	}
6781136819SBai Ping }
6881136819SBai Ping 
6981136819SBai Ping void imx_domain_suspend_finish(const psci_power_state_t *target_state)
7081136819SBai Ping {
7181136819SBai Ping 	uint64_t mpidr = read_mpidr_el1();
7281136819SBai Ping 	unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr);
7381136819SBai Ping 
7481136819SBai Ping 	/* check the system level status */
7581136819SBai Ping 	if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
76e8837b0aSJacky Bai 		imx_set_sys_lpm(core_id, false);
7781136819SBai Ping 		imx_clear_rbc_count();
7881136819SBai Ping 	}
7981136819SBai Ping 
8081136819SBai Ping 	/* check the cluster level power status */
8181136819SBai Ping 	if (is_local_state_off(CLUSTER_PWR_STATE(target_state)))
8281136819SBai Ping 		imx_set_cluster_powerdown(core_id, false);
8381136819SBai Ping 	else
8481136819SBai Ping 		imx_set_cluster_standby(false);
8581136819SBai Ping 
8681136819SBai Ping 	/* check the core level power status */
8781136819SBai Ping 	if (is_local_state_off(CORE_PWR_STATE(target_state))) {
8881136819SBai Ping 		/* clear the core lpm setting */
8981136819SBai Ping 		imx_set_cpu_lpm(core_id, false);
9081136819SBai Ping 		/* enable the gic cpu interface */
9181136819SBai Ping 		plat_gic_cpuif_enable();
9281136819SBai Ping 	} else {
9381136819SBai Ping 		write_scr_el3(read_scr_el3() & (~0x4));
9481136819SBai Ping 		isb();
9581136819SBai Ping 	}
9681136819SBai Ping }
9781136819SBai Ping 
9881136819SBai Ping void imx_get_sys_suspend_power_state(psci_power_state_t *req_state)
9981136819SBai Ping {
10081136819SBai Ping 	unsigned int i;
10181136819SBai Ping 
10281136819SBai Ping 	for (i = IMX_PWR_LVL0; i < PLAT_MAX_PWR_LVL; i++)
10381136819SBai Ping 		req_state->pwr_domain_state[i] = PLAT_STOP_OFF_STATE;
10481136819SBai Ping 
10581136819SBai Ping 	req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PLAT_MAX_RET_STATE;
10681136819SBai Ping }
10781136819SBai Ping 
10881136819SBai Ping static const plat_psci_ops_t imx_plat_psci_ops = {
10981136819SBai Ping 	.pwr_domain_on = imx_pwr_domain_on,
11081136819SBai Ping 	.pwr_domain_on_finish = imx_pwr_domain_on_finish,
11181136819SBai Ping 	.pwr_domain_off = imx_pwr_domain_off,
11281136819SBai Ping 	.validate_ns_entrypoint = imx_validate_ns_entrypoint,
11381136819SBai Ping 	.validate_power_state = imx_validate_power_state,
11481136819SBai Ping 	.cpu_standby = imx_cpu_standby,
11581136819SBai Ping 	.pwr_domain_suspend = imx_domain_suspend,
11681136819SBai Ping 	.pwr_domain_suspend_finish = imx_domain_suspend_finish,
11781136819SBai Ping 	.pwr_domain_pwr_down_wfi = imx_pwr_domain_pwr_down_wfi,
11881136819SBai Ping 	.get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
11981136819SBai Ping 	.system_reset = imx_system_reset,
120*60a0dde9SIgor Opaniuk 	.system_reset2 = imx_system_reset2,
12181136819SBai Ping 	.system_off = imx_system_off,
12281136819SBai Ping };
12381136819SBai Ping 
12481136819SBai Ping /* export the platform specific psci ops */
12581136819SBai Ping int plat_setup_psci_ops(uintptr_t sec_entrypoint,
12681136819SBai Ping 			const plat_psci_ops_t **psci_ops)
12781136819SBai Ping {
12881136819SBai Ping 	imx_mailbox_init(sec_entrypoint);
12981136819SBai Ping 	/* sec_entrypoint is used for warm reset */
13081136819SBai Ping 	*psci_ops = &imx_plat_psci_ops;
13181136819SBai Ping 
13281136819SBai Ping 	return 0;
13381136819SBai Ping }
134