181136819SBai Ping /* 281136819SBai Ping * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 381136819SBai Ping * 481136819SBai Ping * SPDX-License-Identifier: BSD-3-Clause 581136819SBai Ping */ 681136819SBai Ping 7*09d40e0eSAntonio Nino Diaz #include <stdbool.h> 8*09d40e0eSAntonio Nino Diaz 981136819SBai Ping #include <arch.h> 1081136819SBai Ping #include <arch_helpers.h> 11*09d40e0eSAntonio Nino Diaz #include <common/debug.h> 12*09d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 13*09d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h> 14*09d40e0eSAntonio Nino Diaz 1581136819SBai Ping #include <gpc.h> 1681136819SBai Ping #include <plat_imx8.h> 1781136819SBai Ping 1881136819SBai Ping #define CORE_PWR_STATE(state) ((state)->pwr_domain_state[MPIDR_AFFLVL0]) 1981136819SBai Ping #define CLUSTER_PWR_STATE(state) ((state)->pwr_domain_state[MPIDR_AFFLVL1]) 2081136819SBai Ping #define SYSTEM_PWR_STATE(state) ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL]) 2181136819SBai Ping 2281136819SBai Ping int imx_pwr_domain_on(u_register_t mpidr) 2381136819SBai Ping { 2481136819SBai Ping unsigned int core_id; 2581136819SBai Ping uint64_t base_addr = BL31_BASE; 2681136819SBai Ping 2781136819SBai Ping core_id = MPIDR_AFFLVL0_VAL(mpidr); 2881136819SBai Ping 2981136819SBai Ping /* set the secure entrypoint */ 3081136819SBai Ping imx_set_cpu_secure_entry(core_id, base_addr); 3181136819SBai Ping /* power up the core */ 3281136819SBai Ping imx_set_cpu_pwr_on(core_id); 3381136819SBai Ping 3481136819SBai Ping return PSCI_E_SUCCESS; 3581136819SBai Ping } 3681136819SBai Ping 3781136819SBai Ping void imx_pwr_domain_on_finish(const psci_power_state_t *target_state) 3881136819SBai Ping { 3981136819SBai Ping /* program the GIC per cpu dist and rdist interface */ 4081136819SBai Ping plat_gic_pcpu_init(); 4181136819SBai Ping /* enable the GICv3 cpu interface */ 4281136819SBai Ping plat_gic_cpuif_enable(); 4381136819SBai Ping } 4481136819SBai Ping 4581136819SBai Ping void imx_pwr_domain_off(const psci_power_state_t *target_state) 4681136819SBai Ping { 4781136819SBai Ping uint64_t mpidr = read_mpidr_el1(); 4881136819SBai Ping unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr); 4981136819SBai Ping 5081136819SBai Ping /* disable the GIC cpu interface first */ 5181136819SBai Ping plat_gic_cpuif_disable(); 5281136819SBai Ping /* config the core for power down */ 5381136819SBai Ping imx_set_cpu_pwr_off(core_id); 5481136819SBai Ping } 5581136819SBai Ping 5681136819SBai Ping int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint) 5781136819SBai Ping { 5881136819SBai Ping /* The non-secure entrypoint should be in RAM space */ 5981136819SBai Ping if (ns_entrypoint < PLAT_NS_IMAGE_OFFSET) 6081136819SBai Ping return PSCI_E_INVALID_PARAMS; 6181136819SBai Ping 6281136819SBai Ping return PSCI_E_SUCCESS; 6381136819SBai Ping } 6481136819SBai Ping 6581136819SBai Ping int imx_validate_power_state(unsigned int power_state, 6681136819SBai Ping psci_power_state_t *req_state) 6781136819SBai Ping { 6881136819SBai Ping int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 6981136819SBai Ping int pwr_type = psci_get_pstate_type(power_state); 7081136819SBai Ping int state_id = psci_get_pstate_id(power_state); 7181136819SBai Ping 7281136819SBai Ping if (pwr_lvl > PLAT_MAX_PWR_LVL) 7381136819SBai Ping return PSCI_E_INVALID_PARAMS; 7481136819SBai Ping 7581136819SBai Ping if (pwr_type == PSTATE_TYPE_STANDBY) { 7681136819SBai Ping CORE_PWR_STATE(req_state) = PLAT_MAX_RET_STATE; 7781136819SBai Ping CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE; 7881136819SBai Ping } 7981136819SBai Ping 8081136819SBai Ping if (pwr_type == PSTATE_TYPE_POWERDOWN && state_id == 0x33) { 8181136819SBai Ping CORE_PWR_STATE(req_state) = PLAT_MAX_OFF_STATE; 8281136819SBai Ping CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE; 8381136819SBai Ping } 8481136819SBai Ping 8581136819SBai Ping return PSCI_E_SUCCESS; 8681136819SBai Ping } 8781136819SBai Ping 8881136819SBai Ping void imx_cpu_standby(plat_local_state_t cpu_state) 8981136819SBai Ping { 9081136819SBai Ping dsb(); 9181136819SBai Ping write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); 9281136819SBai Ping isb(); 9381136819SBai Ping 9481136819SBai Ping wfi(); 9581136819SBai Ping 9681136819SBai Ping write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); 9781136819SBai Ping isb(); 9881136819SBai Ping } 9981136819SBai Ping 10081136819SBai Ping void imx_domain_suspend(const psci_power_state_t *target_state) 10181136819SBai Ping { 10281136819SBai Ping uint64_t base_addr = BL31_BASE; 10381136819SBai Ping uint64_t mpidr = read_mpidr_el1(); 10481136819SBai Ping unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr); 10581136819SBai Ping 10681136819SBai Ping if (is_local_state_off(CORE_PWR_STATE(target_state))) { 10781136819SBai Ping /* disable the cpu interface */ 10881136819SBai Ping plat_gic_cpuif_disable(); 10981136819SBai Ping imx_set_cpu_secure_entry(core_id, base_addr); 11081136819SBai Ping imx_set_cpu_lpm(core_id, true); 11181136819SBai Ping } else { 11281136819SBai Ping dsb(); 11381136819SBai Ping write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); 11481136819SBai Ping isb(); 11581136819SBai Ping } 11681136819SBai Ping 11781136819SBai Ping if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) 11881136819SBai Ping imx_set_cluster_powerdown(core_id, true); 11981136819SBai Ping else 12081136819SBai Ping imx_set_cluster_standby(true); 12181136819SBai Ping 12281136819SBai Ping if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) { 12381136819SBai Ping imx_set_sys_lpm(true); 12481136819SBai Ping } 12581136819SBai Ping } 12681136819SBai Ping 12781136819SBai Ping void imx_domain_suspend_finish(const psci_power_state_t *target_state) 12881136819SBai Ping { 12981136819SBai Ping uint64_t mpidr = read_mpidr_el1(); 13081136819SBai Ping unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr); 13181136819SBai Ping 13281136819SBai Ping /* check the system level status */ 13381136819SBai Ping if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) { 13481136819SBai Ping imx_set_sys_lpm(false); 13581136819SBai Ping imx_clear_rbc_count(); 13681136819SBai Ping } 13781136819SBai Ping 13881136819SBai Ping /* check the cluster level power status */ 13981136819SBai Ping if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) 14081136819SBai Ping imx_set_cluster_powerdown(core_id, false); 14181136819SBai Ping else 14281136819SBai Ping imx_set_cluster_standby(false); 14381136819SBai Ping 14481136819SBai Ping /* check the core level power status */ 14581136819SBai Ping if (is_local_state_off(CORE_PWR_STATE(target_state))) { 14681136819SBai Ping /* clear the core lpm setting */ 14781136819SBai Ping imx_set_cpu_lpm(core_id, false); 14881136819SBai Ping /* enable the gic cpu interface */ 14981136819SBai Ping plat_gic_cpuif_enable(); 15081136819SBai Ping } else { 15181136819SBai Ping write_scr_el3(read_scr_el3() & (~0x4)); 15281136819SBai Ping isb(); 15381136819SBai Ping } 15481136819SBai Ping } 15581136819SBai Ping 15681136819SBai Ping void imx_get_sys_suspend_power_state(psci_power_state_t *req_state) 15781136819SBai Ping { 15881136819SBai Ping unsigned int i; 15981136819SBai Ping 16081136819SBai Ping for (i = IMX_PWR_LVL0; i < PLAT_MAX_PWR_LVL; i++) 16181136819SBai Ping req_state->pwr_domain_state[i] = PLAT_STOP_OFF_STATE; 16281136819SBai Ping 16381136819SBai Ping req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PLAT_MAX_RET_STATE; 16481136819SBai Ping } 16581136819SBai Ping 16681136819SBai Ping void __dead2 imx_system_reset(void) 16781136819SBai Ping { 16881136819SBai Ping uintptr_t wdog_base = IMX_WDOG_BASE; 16981136819SBai Ping unsigned int val; 17081136819SBai Ping 17181136819SBai Ping /* WDOG_B reset */ 17281136819SBai Ping val = mmio_read_16(wdog_base); 17381136819SBai Ping #ifdef IMX_WDOG_B_RESET 17481136819SBai Ping val = (val & 0x00FF) | WDOG_WCR_WDZST | WDOG_WCR_WDE | 17581136819SBai Ping WDOG_WCR_WDT | WDOG_WCR_SRS; 17681136819SBai Ping #else 17781136819SBai Ping val = (val & 0x00FF) | WDOG_WCR_WDZST | WDOG_WCR_SRS; 17881136819SBai Ping #endif 17981136819SBai Ping mmio_write_16(wdog_base, val); 18081136819SBai Ping 18181136819SBai Ping mmio_write_16(wdog_base + WDOG_WSR, 0x5555); 18281136819SBai Ping mmio_write_16(wdog_base + WDOG_WSR, 0xaaaa); 18381136819SBai Ping while (1) 18481136819SBai Ping ; 18581136819SBai Ping } 18681136819SBai Ping 18781136819SBai Ping 18881136819SBai Ping 18981136819SBai Ping void __dead2 imx_system_off(void) 19081136819SBai Ping { 19181136819SBai Ping mmio_write_32(IMX_SNVS_BASE + SNVS_LPCR, SNVS_LPCR_SRTC_ENV | 19281136819SBai Ping SNVS_LPCR_DP_EN | SNVS_LPCR_TOP); 19381136819SBai Ping 19481136819SBai Ping while (1) 19581136819SBai Ping ; 19681136819SBai Ping } 19781136819SBai Ping 19881136819SBai Ping void __dead2 imx_pwr_domain_pwr_down_wfi(const psci_power_state_t *target_state) 19981136819SBai Ping { 20081136819SBai Ping if (is_local_state_off(CLUSTER_PWR_STATE(target_state))) 20181136819SBai Ping imx_set_rbc_count(); 20281136819SBai Ping 20381136819SBai Ping while (1) 20481136819SBai Ping wfi(); 20581136819SBai Ping } 20681136819SBai Ping 20781136819SBai Ping static const plat_psci_ops_t imx_plat_psci_ops = { 20881136819SBai Ping .pwr_domain_on = imx_pwr_domain_on, 20981136819SBai Ping .pwr_domain_on_finish = imx_pwr_domain_on_finish, 21081136819SBai Ping .pwr_domain_off = imx_pwr_domain_off, 21181136819SBai Ping .validate_ns_entrypoint = imx_validate_ns_entrypoint, 21281136819SBai Ping .validate_power_state = imx_validate_power_state, 21381136819SBai Ping .cpu_standby = imx_cpu_standby, 21481136819SBai Ping .pwr_domain_suspend = imx_domain_suspend, 21581136819SBai Ping .pwr_domain_suspend_finish = imx_domain_suspend_finish, 21681136819SBai Ping .pwr_domain_pwr_down_wfi = imx_pwr_domain_pwr_down_wfi, 21781136819SBai Ping .get_sys_suspend_power_state = imx_get_sys_suspend_power_state, 21881136819SBai Ping .system_reset = imx_system_reset, 21981136819SBai Ping .system_off = imx_system_off, 22081136819SBai Ping }; 22181136819SBai Ping 22281136819SBai Ping /* export the platform specific psci ops */ 22381136819SBai Ping int plat_setup_psci_ops(uintptr_t sec_entrypoint, 22481136819SBai Ping const plat_psci_ops_t **psci_ops) 22581136819SBai Ping { 22681136819SBai Ping imx_mailbox_init(sec_entrypoint); 22781136819SBai Ping /* sec_entrypoint is used for warm reset */ 22881136819SBai Ping *psci_ops = &imx_plat_psci_ops; 22981136819SBai Ping 23081136819SBai Ping return 0; 23181136819SBai Ping } 232