181136819SBai Ping /*
2dd108c3cSJacky Bai * Copyright (c) 2018-2023, ARM Limited and Contributors. All rights reserved.
381136819SBai Ping *
481136819SBai Ping * SPDX-License-Identifier: BSD-3-Clause
581136819SBai Ping */
681136819SBai Ping
709d40e0eSAntonio Nino Diaz #include <stdbool.h>
809d40e0eSAntonio Nino Diaz
981136819SBai Ping #include <arch.h>
1081136819SBai Ping #include <arch_helpers.h>
1109d40e0eSAntonio Nino Diaz #include <common/debug.h>
1288a26465SJacky Bai #include <drivers/delay_timer.h>
1309d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1409d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
1509d40e0eSAntonio Nino Diaz
16dd108c3cSJacky Bai #include <dram.h>
1781136819SBai Ping #include <gpc.h>
18e8837b0aSJacky Bai #include <imx8m_psci.h>
1981136819SBai Ping #include <plat_imx8.h>
2081136819SBai Ping
imx_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)2181136819SBai Ping int imx_validate_power_state(unsigned int power_state,
2281136819SBai Ping psci_power_state_t *req_state)
2381136819SBai Ping {
2481136819SBai Ping int pwr_lvl = psci_get_pstate_pwrlvl(power_state);
2581136819SBai Ping int pwr_type = psci_get_pstate_type(power_state);
2681136819SBai Ping int state_id = psci_get_pstate_id(power_state);
2781136819SBai Ping
2881136819SBai Ping if (pwr_lvl > PLAT_MAX_PWR_LVL)
2981136819SBai Ping return PSCI_E_INVALID_PARAMS;
3081136819SBai Ping
3181136819SBai Ping if (pwr_type == PSTATE_TYPE_STANDBY) {
3281136819SBai Ping CORE_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3381136819SBai Ping CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3481136819SBai Ping }
3581136819SBai Ping
3681136819SBai Ping if (pwr_type == PSTATE_TYPE_POWERDOWN && state_id == 0x33) {
3781136819SBai Ping CORE_PWR_STATE(req_state) = PLAT_MAX_OFF_STATE;
3881136819SBai Ping CLUSTER_PWR_STATE(req_state) = PLAT_MAX_RET_STATE;
3981136819SBai Ping }
4081136819SBai Ping
4181136819SBai Ping return PSCI_E_SUCCESS;
4281136819SBai Ping }
4381136819SBai Ping
imx_pwr_domain_off(const psci_power_state_t * target_state)4488a26465SJacky Bai void imx_pwr_domain_off(const psci_power_state_t *target_state)
4588a26465SJacky Bai {
4688a26465SJacky Bai uint64_t mpidr = read_mpidr_el1();
4788a26465SJacky Bai unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr);
4888a26465SJacky Bai
4988a26465SJacky Bai plat_gic_cpuif_disable();
5088a26465SJacky Bai imx_set_cpu_pwr_off(core_id);
5188a26465SJacky Bai
5288a26465SJacky Bai /*
5388a26465SJacky Bai * TODO: Find out why this is still
5488a26465SJacky Bai * needed in order not to break suspend
5588a26465SJacky Bai */
5688a26465SJacky Bai udelay(50);
5788a26465SJacky Bai }
5888a26465SJacky Bai
imx_domain_suspend(const psci_power_state_t * target_state)5981136819SBai Ping void imx_domain_suspend(const psci_power_state_t *target_state)
6081136819SBai Ping {
618cfa94b7SLucas Stach uint64_t base_addr = BL31_START;
6281136819SBai Ping uint64_t mpidr = read_mpidr_el1();
6381136819SBai Ping unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr);
6481136819SBai Ping
6581136819SBai Ping if (is_local_state_off(CORE_PWR_STATE(target_state))) {
6681136819SBai Ping /* disable the cpu interface */
6781136819SBai Ping plat_gic_cpuif_disable();
6881136819SBai Ping imx_set_cpu_secure_entry(core_id, base_addr);
6981136819SBai Ping imx_set_cpu_lpm(core_id, true);
7081136819SBai Ping } else {
7181136819SBai Ping dsb();
7281136819SBai Ping write_scr_el3(read_scr_el3() | SCR_FIQ_BIT);
7381136819SBai Ping isb();
7481136819SBai Ping }
7581136819SBai Ping
7681136819SBai Ping if (is_local_state_off(CLUSTER_PWR_STATE(target_state)))
77387a1df1SJacky Bai imx_set_cluster_powerdown(core_id, CLUSTER_PWR_STATE(target_state));
7881136819SBai Ping else
7981136819SBai Ping imx_set_cluster_standby(true);
8081136819SBai Ping
8181136819SBai Ping if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
82e8837b0aSJacky Bai imx_set_sys_lpm(core_id, true);
83dd108c3cSJacky Bai dram_enter_retention();
84387a1df1SJacky Bai imx_anamix_override(true);
8581136819SBai Ping }
8681136819SBai Ping }
8781136819SBai Ping
imx_domain_suspend_finish(const psci_power_state_t * target_state)8881136819SBai Ping void imx_domain_suspend_finish(const psci_power_state_t *target_state)
8981136819SBai Ping {
9081136819SBai Ping uint64_t mpidr = read_mpidr_el1();
9181136819SBai Ping unsigned int core_id = MPIDR_AFFLVL0_VAL(mpidr);
9281136819SBai Ping
9381136819SBai Ping /* check the system level status */
9481136819SBai Ping if (is_local_state_retn(SYSTEM_PWR_STATE(target_state))) {
95387a1df1SJacky Bai imx_anamix_override(false);
96dd108c3cSJacky Bai dram_exit_retention();
97e8837b0aSJacky Bai imx_set_sys_lpm(core_id, false);
9881136819SBai Ping imx_clear_rbc_count();
9981136819SBai Ping }
10081136819SBai Ping
10181136819SBai Ping /* check the cluster level power status */
10281136819SBai Ping if (is_local_state_off(CLUSTER_PWR_STATE(target_state)))
103387a1df1SJacky Bai imx_set_cluster_powerdown(core_id, PSCI_LOCAL_STATE_RUN);
10481136819SBai Ping else
10581136819SBai Ping imx_set_cluster_standby(false);
10681136819SBai Ping
10781136819SBai Ping /* check the core level power status */
10881136819SBai Ping if (is_local_state_off(CORE_PWR_STATE(target_state))) {
10988a26465SJacky Bai /* mark this core as awake by masking IRQ0 */
11088a26465SJacky Bai imx_gpc_set_a53_core_awake(core_id);
11181136819SBai Ping /* clear the core lpm setting */
11281136819SBai Ping imx_set_cpu_lpm(core_id, false);
11381136819SBai Ping /* enable the gic cpu interface */
11481136819SBai Ping plat_gic_cpuif_enable();
11581136819SBai Ping } else {
11681136819SBai Ping write_scr_el3(read_scr_el3() & (~0x4));
11781136819SBai Ping isb();
11881136819SBai Ping }
11981136819SBai Ping }
12081136819SBai Ping
imx_get_sys_suspend_power_state(psci_power_state_t * req_state)12181136819SBai Ping void imx_get_sys_suspend_power_state(psci_power_state_t *req_state)
12281136819SBai Ping {
12381136819SBai Ping unsigned int i;
12481136819SBai Ping
12581136819SBai Ping for (i = IMX_PWR_LVL0; i < PLAT_MAX_PWR_LVL; i++)
12681136819SBai Ping req_state->pwr_domain_state[i] = PLAT_STOP_OFF_STATE;
12781136819SBai Ping
12881136819SBai Ping req_state->pwr_domain_state[PLAT_MAX_PWR_LVL] = PLAT_MAX_RET_STATE;
12981136819SBai Ping }
13081136819SBai Ping
13181136819SBai Ping static const plat_psci_ops_t imx_plat_psci_ops = {
13281136819SBai Ping .pwr_domain_on = imx_pwr_domain_on,
13381136819SBai Ping .pwr_domain_on_finish = imx_pwr_domain_on_finish,
13481136819SBai Ping .pwr_domain_off = imx_pwr_domain_off,
13581136819SBai Ping .validate_ns_entrypoint = imx_validate_ns_entrypoint,
13681136819SBai Ping .validate_power_state = imx_validate_power_state,
13781136819SBai Ping .cpu_standby = imx_cpu_standby,
13881136819SBai Ping .pwr_domain_suspend = imx_domain_suspend,
13981136819SBai Ping .pwr_domain_suspend_finish = imx_domain_suspend_finish,
140*db5fe4f4SBoyan Karatotev .pwr_domain_pwr_down = imx_pwr_domain_pwr_down_wfi,
14181136819SBai Ping .get_sys_suspend_power_state = imx_get_sys_suspend_power_state,
14281136819SBai Ping .system_reset = imx_system_reset,
14360a0dde9SIgor Opaniuk .system_reset2 = imx_system_reset2,
14481136819SBai Ping .system_off = imx_system_off,
14581136819SBai Ping };
14681136819SBai Ping
14781136819SBai Ping /* export the platform specific psci ops */
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)14881136819SBai Ping int plat_setup_psci_ops(uintptr_t sec_entrypoint,
14981136819SBai Ping const plat_psci_ops_t **psci_ops)
15081136819SBai Ping {
15181136819SBai Ping imx_mailbox_init(sec_entrypoint);
15281136819SBai Ping /* sec_entrypoint is used for warm reset */
15381136819SBai Ping *psci_ops = &imx_plat_psci_ops;
15481136819SBai Ping
15581136819SBai Ping return 0;
15681136819SBai Ping }
157