xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mq/imx8mq_bl31_setup.c (revision ac166f64e2397f2c12f261e2baf6f63ae89de385)
181136819SBai Ping /*
22e8ab4f5SAnson Huang  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
381136819SBai Ping  *
481136819SBai Ping  * SPDX-License-Identifier: BSD-3-Clause
581136819SBai Ping  */
681136819SBai Ping 
781136819SBai Ping #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stdbool.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1581136819SBai Ping #include <context.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc380.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/console.h>
18e8837b0aSJacky Bai #include <drivers/generic_delay_timer.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
2109d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz 
2481136819SBai Ping #include <gpc.h>
25*ac166f64SJacky Bai #include <imx_aipstz.h>
2681136819SBai Ping #include <imx_uart.h>
2781136819SBai Ping #include <plat_imx8.h>
2881136819SBai Ping 
2981136819SBai Ping static const mmap_region_t imx_mmap[] = {
3081136819SBai Ping 	MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
3181136819SBai Ping 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
3281136819SBai Ping 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
3381136819SBai Ping 	{0},
3481136819SBai Ping };
3581136819SBai Ping 
36*ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
37*ac166f64SJacky Bai 	{AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
38*ac166f64SJacky Bai 	{AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39*ac166f64SJacky Bai 	{AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40*ac166f64SJacky Bai 	{AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41*ac166f64SJacky Bai 	{0},
42*ac166f64SJacky Bai };
43*ac166f64SJacky Bai 
4481136819SBai Ping static entry_point_info_t bl32_image_ep_info;
4581136819SBai Ping static entry_point_info_t bl33_image_ep_info;
4681136819SBai Ping 
4781136819SBai Ping /* get SPSR for BL33 entry */
4881136819SBai Ping static uint32_t get_spsr_for_bl33_entry(void)
4981136819SBai Ping {
5081136819SBai Ping 	unsigned long el_status;
5181136819SBai Ping 	unsigned long mode;
5281136819SBai Ping 	uint32_t spsr;
5381136819SBai Ping 
5481136819SBai Ping 	/* figure out what mode we enter the non-secure world */
5581136819SBai Ping 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
5681136819SBai Ping 	el_status &= ID_AA64PFR0_ELX_MASK;
5781136819SBai Ping 
5881136819SBai Ping 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
5981136819SBai Ping 
6081136819SBai Ping 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
6181136819SBai Ping 	return spsr;
6281136819SBai Ping }
6381136819SBai Ping 
6481136819SBai Ping static void bl31_tz380_setup(void)
6581136819SBai Ping {
6681136819SBai Ping 	unsigned int val;
6781136819SBai Ping 
6881136819SBai Ping 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
6981136819SBai Ping 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
7081136819SBai Ping 		return;
7181136819SBai Ping 
7281136819SBai Ping 	tzc380_init(IMX_TZASC_BASE);
7381136819SBai Ping 	/*
7481136819SBai Ping 	 * Need to substact offset 0x40000000 from CPU address when
7581136819SBai Ping 	 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
7681136819SBai Ping 	 */
7781136819SBai Ping 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
7881136819SBai Ping 				TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
7981136819SBai Ping }
8081136819SBai Ping 
8181136819SBai Ping void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
8281136819SBai Ping 			u_register_t arg2, u_register_t arg3)
8381136819SBai Ping {
8481136819SBai Ping 	int i;
8581136819SBai Ping 	/* enable CSU NS access permission */
8681136819SBai Ping 	for (i = 0; i < 64; i++) {
8781136819SBai Ping 		mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
8881136819SBai Ping 	}
8981136819SBai Ping 
90*ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
91*ac166f64SJacky Bai 
9245a95e39SChris Spencer 	/* config CAAM JRaMID set MID to Cortex A */
9345a95e39SChris Spencer 	mmio_write_32(CAAM_JR0MID, CAAM_NS_MID);
9445a95e39SChris Spencer 	mmio_write_32(CAAM_JR1MID, CAAM_NS_MID);
9545a95e39SChris Spencer 	mmio_write_32(CAAM_JR2MID, CAAM_NS_MID);
9645a95e39SChris Spencer 
9781136819SBai Ping #if DEBUG_CONSOLE
9881136819SBai Ping 	static console_uart_t console;
9981136819SBai Ping 
1002e8ab4f5SAnson Huang 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
10181136819SBai Ping 		IMX_CONSOLE_BAUDRATE, &console);
10281136819SBai Ping #endif
10381136819SBai Ping 	/*
10481136819SBai Ping 	 * tell BL3-1 where the non-secure software image is located
10581136819SBai Ping 	 * and the entry state information.
10681136819SBai Ping 	 */
10781136819SBai Ping 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
10881136819SBai Ping 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
10981136819SBai Ping 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
11081136819SBai Ping 
11181136819SBai Ping 	bl31_tz380_setup();
11281136819SBai Ping }
11381136819SBai Ping 
11481136819SBai Ping void bl31_plat_arch_setup(void)
11581136819SBai Ping {
116b05631afSJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
11781136819SBai Ping 		MT_MEMORY | MT_RW | MT_SECURE);
118b05631afSJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
119b05631afSJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
12081136819SBai Ping 
12181136819SBai Ping 	mmap_add(imx_mmap);
12281136819SBai Ping 
12381136819SBai Ping #if USE_COHERENT_MEM
124b05631afSJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
125b05631afSJacky Bai 		BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
12681136819SBai Ping 		MT_DEVICE | MT_RW | MT_SECURE);
12781136819SBai Ping #endif
12881136819SBai Ping 	/* setup xlat table */
12981136819SBai Ping 	init_xlat_tables();
13081136819SBai Ping 	/* enable the MMU */
13181136819SBai Ping 	enable_mmu_el3(0);
13281136819SBai Ping }
13381136819SBai Ping 
13481136819SBai Ping void bl31_platform_setup(void)
13581136819SBai Ping {
136e8837b0aSJacky Bai 	generic_delay_timer_init();
137e8837b0aSJacky Bai 
13881136819SBai Ping 	/* init the GICv3 cpu and distributor interface */
13981136819SBai Ping 	plat_gic_driver_init();
14081136819SBai Ping 	plat_gic_init();
14181136819SBai Ping 
14281136819SBai Ping 	/* gpc init */
14381136819SBai Ping 	imx_gpc_init();
14481136819SBai Ping }
14581136819SBai Ping 
14681136819SBai Ping entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
14781136819SBai Ping {
14881136819SBai Ping 	if (type == NON_SECURE)
14981136819SBai Ping 		return &bl33_image_ep_info;
15081136819SBai Ping 	if (type == SECURE)
15181136819SBai Ping 		return &bl32_image_ep_info;
15281136819SBai Ping 
15381136819SBai Ping 	return NULL;
15481136819SBai Ping }
15581136819SBai Ping 
15681136819SBai Ping unsigned int plat_get_syscnt_freq2(void)
15781136819SBai Ping {
15881136819SBai Ping 	return COUNTER_FREQUENCY;
15981136819SBai Ping }
16081136819SBai Ping 
16181136819SBai Ping void bl31_plat_runtime_setup(void)
16281136819SBai Ping {
16381136819SBai Ping 	return;
16481136819SBai Ping }
165