181136819SBai Ping /* 2*99475c5dSYe Li * Copyright (c) 2018-2023, ARM Limited and Contributors. All rights reserved. 381136819SBai Ping * 481136819SBai Ping * SPDX-License-Identifier: BSD-3-Clause 581136819SBai Ping */ 681136819SBai Ping 781136819SBai Ping #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stdbool.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1581136819SBai Ping #include <context.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc380.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/console.h> 18e8837b0aSJacky Bai #include <drivers/generic_delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h> 2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2309d40e0eSAntonio Nino Diaz 2481136819SBai Ping #include <gpc.h> 25ac166f64SJacky Bai #include <imx_aipstz.h> 2681136819SBai Ping #include <imx_uart.h> 272502709fSJacky Bai #include <imx8m_caam.h> 2881136819SBai Ping #include <plat_imx8.h> 2981136819SBai Ping 30a18e3933SJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 31a18e3933SJi Luo 3281136819SBai Ping static const mmap_region_t imx_mmap[] = { 3381136819SBai Ping MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */ 3472196cbbSLeonard Crestez MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */ 3581136819SBai Ping MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ 3681136819SBai Ping MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */ 3781136819SBai Ping {0}, 3881136819SBai Ping }; 3981136819SBai Ping 40ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = { 41ac166f64SJacky Bai {AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 42ac166f64SJacky Bai {AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 43ac166f64SJacky Bai {AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 44ac166f64SJacky Bai {AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 45ac166f64SJacky Bai {0}, 46ac166f64SJacky Bai }; 47ac166f64SJacky Bai 4881136819SBai Ping static entry_point_info_t bl32_image_ep_info; 4981136819SBai Ping static entry_point_info_t bl33_image_ep_info; 5081136819SBai Ping 5172196cbbSLeonard Crestez static uint32_t imx_soc_revision; 5272196cbbSLeonard Crestez 5372196cbbSLeonard Crestez int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, 5472196cbbSLeonard Crestez u_register_t x3) 5572196cbbSLeonard Crestez { 5672196cbbSLeonard Crestez return imx_soc_revision; 5772196cbbSLeonard Crestez } 5872196cbbSLeonard Crestez 5972196cbbSLeonard Crestez #define ANAMIX_DIGPROG 0x6c 6072196cbbSLeonard Crestez #define ROM_SOC_INFO_A0 0x800 6172196cbbSLeonard Crestez #define ROM_SOC_INFO_B0 0x83C 6272196cbbSLeonard Crestez #define OCOTP_SOC_INFO_B1 0x40 6372196cbbSLeonard Crestez 6472196cbbSLeonard Crestez static void imx8mq_soc_info_init(void) 6572196cbbSLeonard Crestez { 6672196cbbSLeonard Crestez uint32_t rom_version; 6772196cbbSLeonard Crestez uint32_t ocotp_val; 6872196cbbSLeonard Crestez 6972196cbbSLeonard Crestez imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG); 7072196cbbSLeonard Crestez rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_A0); 7172196cbbSLeonard Crestez if (rom_version == 0x10) 7272196cbbSLeonard Crestez return; 7372196cbbSLeonard Crestez 7472196cbbSLeonard Crestez rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_B0); 7572196cbbSLeonard Crestez if (rom_version == 0x20) { 7672196cbbSLeonard Crestez imx_soc_revision &= ~0xff; 7772196cbbSLeonard Crestez imx_soc_revision |= rom_version; 7872196cbbSLeonard Crestez return; 7972196cbbSLeonard Crestez } 8072196cbbSLeonard Crestez 8172196cbbSLeonard Crestez /* 0xff0055aa is magic number for B1 */ 8272196cbbSLeonard Crestez ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1); 8372196cbbSLeonard Crestez if (ocotp_val == 0xff0055aa) { 8472196cbbSLeonard Crestez imx_soc_revision &= ~0xff; 85*99475c5dSYe Li if (rom_version == 0x22) { 86*99475c5dSYe Li imx_soc_revision |= 0x22; 87*99475c5dSYe Li } else { 8872196cbbSLeonard Crestez imx_soc_revision |= 0x21; 89*99475c5dSYe Li } 9072196cbbSLeonard Crestez return; 9172196cbbSLeonard Crestez } 9272196cbbSLeonard Crestez } 9372196cbbSLeonard Crestez 9481136819SBai Ping /* get SPSR for BL33 entry */ 9581136819SBai Ping static uint32_t get_spsr_for_bl33_entry(void) 9681136819SBai Ping { 9781136819SBai Ping unsigned long el_status; 9881136819SBai Ping unsigned long mode; 9981136819SBai Ping uint32_t spsr; 10081136819SBai Ping 10181136819SBai Ping /* figure out what mode we enter the non-secure world */ 10281136819SBai Ping el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 10381136819SBai Ping el_status &= ID_AA64PFR0_ELX_MASK; 10481136819SBai Ping 10581136819SBai Ping mode = (el_status) ? MODE_EL2 : MODE_EL1; 10681136819SBai Ping 10781136819SBai Ping spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 10881136819SBai Ping return spsr; 10981136819SBai Ping } 11081136819SBai Ping 11181136819SBai Ping static void bl31_tz380_setup(void) 11281136819SBai Ping { 11381136819SBai Ping unsigned int val; 11481136819SBai Ping 11581136819SBai Ping val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10); 11681136819SBai Ping if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 11781136819SBai Ping return; 11881136819SBai Ping 11981136819SBai Ping tzc380_init(IMX_TZASC_BASE); 12081136819SBai Ping /* 12181136819SBai Ping * Need to substact offset 0x40000000 from CPU address when 12281136819SBai Ping * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW 12381136819SBai Ping */ 12481136819SBai Ping tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 12581136819SBai Ping TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 12681136819SBai Ping } 12781136819SBai Ping 12881136819SBai Ping void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 12981136819SBai Ping u_register_t arg2, u_register_t arg3) 13081136819SBai Ping { 13136be1086SLucas Stach static console_t console; 13281136819SBai Ping int i; 13381136819SBai Ping /* enable CSU NS access permission */ 13481136819SBai Ping for (i = 0; i < 64; i++) { 13581136819SBai Ping mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff); 13681136819SBai Ping } 13781136819SBai Ping 138ac166f64SJacky Bai imx_aipstz_init(aipstz); 139ac166f64SJacky Bai 1402e8ab4f5SAnson Huang console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 14181136819SBai Ping IMX_CONSOLE_BAUDRATE, &console); 14236be1086SLucas Stach /* This console is only used for boot stage */ 14336be1086SLucas Stach console_set_scope(&console, CONSOLE_FLAG_BOOT); 144901d74b2SAndrey Zhizhikin 145901d74b2SAndrey Zhizhikin imx8m_caam_init(); 146901d74b2SAndrey Zhizhikin 14781136819SBai Ping /* 14881136819SBai Ping * tell BL3-1 where the non-secure software image is located 14981136819SBai Ping * and the entry state information. 15081136819SBai Ping */ 15181136819SBai Ping bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 15281136819SBai Ping bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 15381136819SBai Ping SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 15481136819SBai Ping 155a18e3933SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty) 156abb6fee6SJacky Bai /* Populate entry point information for BL32 */ 157abb6fee6SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 158abb6fee6SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 159abb6fee6SJacky Bai bl32_image_ep_info.pc = BL32_BASE; 160abb6fee6SJacky Bai bl32_image_ep_info.spsr = 0; 161abb6fee6SJacky Bai 162abb6fee6SJacky Bai /* Pass TEE base and size to bl33 */ 163abb6fee6SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE; 164abb6fee6SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE; 165023750c6SSilvano di Ninno 166023750c6SSilvano di Ninno #ifdef SPD_trusty 167023750c6SSilvano di Ninno bl32_image_ep_info.args.arg0 = BL32_SIZE; 168023750c6SSilvano di Ninno bl32_image_ep_info.args.arg1 = BL32_BASE; 169023750c6SSilvano di Ninno #else 170023750c6SSilvano di Ninno /* Make sure memory is clean */ 171023750c6SSilvano di Ninno mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 172023750c6SSilvano di Ninno bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 173023750c6SSilvano di Ninno bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 174023750c6SSilvano di Ninno #endif 175abb6fee6SJacky Bai #endif 176abb6fee6SJacky Bai 17781136819SBai Ping bl31_tz380_setup(); 17881136819SBai Ping } 17981136819SBai Ping 18081136819SBai Ping void bl31_plat_arch_setup(void) 18181136819SBai Ping { 182c0fb8874SLucas Stach const mmap_region_t bl_regions[] = { 1838cfa94b7SLucas Stach MAP_REGION_FLAT(BL31_START, BL31_SIZE, 184c0fb8874SLucas Stach MT_MEMORY | MT_RW | MT_SECURE), 185c0fb8874SLucas Stach MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 186c0fb8874SLucas Stach MT_MEMORY | MT_RO | MT_SECURE), 18781136819SBai Ping #if USE_COHERENT_MEM 188c0fb8874SLucas Stach MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 189b05631afSJacky Bai BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 190c0fb8874SLucas Stach MT_DEVICE | MT_RW | MT_SECURE), 19181136819SBai Ping #endif 192c0fb8874SLucas Stach /* Map TEE memory */ 193c0fb8874SLucas Stach MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW), 194c0fb8874SLucas Stach {0}, 195c0fb8874SLucas Stach }; 196c0fb8874SLucas Stach 197c0fb8874SLucas Stach setup_page_tables(bl_regions, imx_mmap); 19881136819SBai Ping /* enable the MMU */ 19981136819SBai Ping enable_mmu_el3(0); 20081136819SBai Ping } 20181136819SBai Ping 20281136819SBai Ping void bl31_platform_setup(void) 20381136819SBai Ping { 204e8837b0aSJacky Bai generic_delay_timer_init(); 205e8837b0aSJacky Bai 20681136819SBai Ping /* init the GICv3 cpu and distributor interface */ 20781136819SBai Ping plat_gic_driver_init(); 20881136819SBai Ping plat_gic_init(); 20981136819SBai Ping 21072196cbbSLeonard Crestez /* determine SOC revision for erratas */ 21172196cbbSLeonard Crestez imx8mq_soc_info_init(); 21272196cbbSLeonard Crestez 21381136819SBai Ping /* gpc init */ 21481136819SBai Ping imx_gpc_init(); 21581136819SBai Ping } 21681136819SBai Ping 21781136819SBai Ping entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 21881136819SBai Ping { 21981136819SBai Ping if (type == NON_SECURE) 22081136819SBai Ping return &bl33_image_ep_info; 22181136819SBai Ping if (type == SECURE) 22281136819SBai Ping return &bl32_image_ep_info; 22381136819SBai Ping 22481136819SBai Ping return NULL; 22581136819SBai Ping } 22681136819SBai Ping 22781136819SBai Ping unsigned int plat_get_syscnt_freq2(void) 22881136819SBai Ping { 22981136819SBai Ping return COUNTER_FREQUENCY; 23081136819SBai Ping } 23181136819SBai Ping 232a18e3933SJi Luo #ifdef SPD_trusty 233a18e3933SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args) 234a18e3933SJi Luo { 235a18e3933SJi Luo args->arg0 = BL32_SIZE; 236a18e3933SJi Luo args->arg1 = BL32_BASE; 237a18e3933SJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 238a18e3933SJi Luo } 239a18e3933SJi Luo #endif 240