181136819SBai Ping /* 22e8ab4f5SAnson Huang * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. 381136819SBai Ping * 481136819SBai Ping * SPDX-License-Identifier: BSD-3-Clause 581136819SBai Ping */ 681136819SBai Ping 781136819SBai Ping #include <assert.h> 809d40e0eSAntonio Nino Diaz #include <stdbool.h> 909d40e0eSAntonio Nino Diaz 1009d40e0eSAntonio Nino Diaz #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1581136819SBai Ping #include <context.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc380.h> 1709d40e0eSAntonio Nino Diaz #include <drivers/console.h> 18e8837b0aSJacky Bai #include <drivers/generic_delay_timer.h> 1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 2109d40e0eSAntonio Nino Diaz #include <lib/xlat_tables/xlat_tables.h> 2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 2309d40e0eSAntonio Nino Diaz 2481136819SBai Ping #include <gpc.h> 2581136819SBai Ping #include <imx_uart.h> 2681136819SBai Ping #include <plat_imx8.h> 2781136819SBai Ping 2881136819SBai Ping static const mmap_region_t imx_mmap[] = { 2981136819SBai Ping MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */ 30*72196cbbSLeonard Crestez MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */ 3181136819SBai Ping MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ 3281136819SBai Ping MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */ 3381136819SBai Ping {0}, 3481136819SBai Ping }; 3581136819SBai Ping 3681136819SBai Ping static entry_point_info_t bl32_image_ep_info; 3781136819SBai Ping static entry_point_info_t bl33_image_ep_info; 3881136819SBai Ping 39*72196cbbSLeonard Crestez static uint32_t imx_soc_revision; 40*72196cbbSLeonard Crestez 41*72196cbbSLeonard Crestez int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2, 42*72196cbbSLeonard Crestez u_register_t x3) 43*72196cbbSLeonard Crestez { 44*72196cbbSLeonard Crestez return imx_soc_revision; 45*72196cbbSLeonard Crestez } 46*72196cbbSLeonard Crestez 47*72196cbbSLeonard Crestez #define ANAMIX_DIGPROG 0x6c 48*72196cbbSLeonard Crestez #define ROM_SOC_INFO_A0 0x800 49*72196cbbSLeonard Crestez #define ROM_SOC_INFO_B0 0x83C 50*72196cbbSLeonard Crestez #define OCOTP_SOC_INFO_B1 0x40 51*72196cbbSLeonard Crestez 52*72196cbbSLeonard Crestez static void imx8mq_soc_info_init(void) 53*72196cbbSLeonard Crestez { 54*72196cbbSLeonard Crestez uint32_t rom_version; 55*72196cbbSLeonard Crestez uint32_t ocotp_val; 56*72196cbbSLeonard Crestez 57*72196cbbSLeonard Crestez imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG); 58*72196cbbSLeonard Crestez rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_A0); 59*72196cbbSLeonard Crestez if (rom_version == 0x10) 60*72196cbbSLeonard Crestez return; 61*72196cbbSLeonard Crestez 62*72196cbbSLeonard Crestez rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_B0); 63*72196cbbSLeonard Crestez if (rom_version == 0x20) { 64*72196cbbSLeonard Crestez imx_soc_revision &= ~0xff; 65*72196cbbSLeonard Crestez imx_soc_revision |= rom_version; 66*72196cbbSLeonard Crestez return; 67*72196cbbSLeonard Crestez } 68*72196cbbSLeonard Crestez 69*72196cbbSLeonard Crestez /* 0xff0055aa is magic number for B1 */ 70*72196cbbSLeonard Crestez ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1); 71*72196cbbSLeonard Crestez if (ocotp_val == 0xff0055aa) { 72*72196cbbSLeonard Crestez imx_soc_revision &= ~0xff; 73*72196cbbSLeonard Crestez imx_soc_revision |= 0x21; 74*72196cbbSLeonard Crestez return; 75*72196cbbSLeonard Crestez } 76*72196cbbSLeonard Crestez } 77*72196cbbSLeonard Crestez 7881136819SBai Ping /* get SPSR for BL33 entry */ 7981136819SBai Ping static uint32_t get_spsr_for_bl33_entry(void) 8081136819SBai Ping { 8181136819SBai Ping unsigned long el_status; 8281136819SBai Ping unsigned long mode; 8381136819SBai Ping uint32_t spsr; 8481136819SBai Ping 8581136819SBai Ping /* figure out what mode we enter the non-secure world */ 8681136819SBai Ping el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 8781136819SBai Ping el_status &= ID_AA64PFR0_ELX_MASK; 8881136819SBai Ping 8981136819SBai Ping mode = (el_status) ? MODE_EL2 : MODE_EL1; 9081136819SBai Ping 9181136819SBai Ping spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 9281136819SBai Ping return spsr; 9381136819SBai Ping } 9481136819SBai Ping 9581136819SBai Ping static void bl31_tz380_setup(void) 9681136819SBai Ping { 9781136819SBai Ping unsigned int val; 9881136819SBai Ping 9981136819SBai Ping val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10); 10081136819SBai Ping if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 10181136819SBai Ping return; 10281136819SBai Ping 10381136819SBai Ping tzc380_init(IMX_TZASC_BASE); 10481136819SBai Ping /* 10581136819SBai Ping * Need to substact offset 0x40000000 from CPU address when 10681136819SBai Ping * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW 10781136819SBai Ping */ 10881136819SBai Ping tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 10981136819SBai Ping TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 11081136819SBai Ping } 11181136819SBai Ping 11281136819SBai Ping void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 11381136819SBai Ping u_register_t arg2, u_register_t arg3) 11481136819SBai Ping { 11581136819SBai Ping int i; 11681136819SBai Ping /* enable CSU NS access permission */ 11781136819SBai Ping for (i = 0; i < 64; i++) { 11881136819SBai Ping mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff); 11981136819SBai Ping } 12081136819SBai Ping 12145a95e39SChris Spencer /* config CAAM JRaMID set MID to Cortex A */ 12245a95e39SChris Spencer mmio_write_32(CAAM_JR0MID, CAAM_NS_MID); 12345a95e39SChris Spencer mmio_write_32(CAAM_JR1MID, CAAM_NS_MID); 12445a95e39SChris Spencer mmio_write_32(CAAM_JR2MID, CAAM_NS_MID); 12545a95e39SChris Spencer 12681136819SBai Ping #if DEBUG_CONSOLE 12781136819SBai Ping static console_uart_t console; 12881136819SBai Ping 1292e8ab4f5SAnson Huang console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 13081136819SBai Ping IMX_CONSOLE_BAUDRATE, &console); 13181136819SBai Ping #endif 13281136819SBai Ping /* 13381136819SBai Ping * tell BL3-1 where the non-secure software image is located 13481136819SBai Ping * and the entry state information. 13581136819SBai Ping */ 13681136819SBai Ping bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 13781136819SBai Ping bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 13881136819SBai Ping SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 13981136819SBai Ping 14081136819SBai Ping bl31_tz380_setup(); 14181136819SBai Ping } 14281136819SBai Ping 14381136819SBai Ping void bl31_plat_arch_setup(void) 14481136819SBai Ping { 145b05631afSJacky Bai mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE), 14681136819SBai Ping MT_MEMORY | MT_RW | MT_SECURE); 147b05631afSJacky Bai mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE), 148b05631afSJacky Bai MT_MEMORY | MT_RO | MT_SECURE); 14981136819SBai Ping 15081136819SBai Ping mmap_add(imx_mmap); 15181136819SBai Ping 15281136819SBai Ping #if USE_COHERENT_MEM 153b05631afSJacky Bai mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, 154b05631afSJacky Bai BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 15581136819SBai Ping MT_DEVICE | MT_RW | MT_SECURE); 15681136819SBai Ping #endif 15781136819SBai Ping /* setup xlat table */ 15881136819SBai Ping init_xlat_tables(); 15981136819SBai Ping /* enable the MMU */ 16081136819SBai Ping enable_mmu_el3(0); 16181136819SBai Ping } 16281136819SBai Ping 16381136819SBai Ping void bl31_platform_setup(void) 16481136819SBai Ping { 165e8837b0aSJacky Bai generic_delay_timer_init(); 166e8837b0aSJacky Bai 16781136819SBai Ping /* init the GICv3 cpu and distributor interface */ 16881136819SBai Ping plat_gic_driver_init(); 16981136819SBai Ping plat_gic_init(); 17081136819SBai Ping 171*72196cbbSLeonard Crestez /* determine SOC revision for erratas */ 172*72196cbbSLeonard Crestez imx8mq_soc_info_init(); 173*72196cbbSLeonard Crestez 17481136819SBai Ping /* gpc init */ 17581136819SBai Ping imx_gpc_init(); 17681136819SBai Ping } 17781136819SBai Ping 17881136819SBai Ping entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 17981136819SBai Ping { 18081136819SBai Ping if (type == NON_SECURE) 18181136819SBai Ping return &bl33_image_ep_info; 18281136819SBai Ping if (type == SECURE) 18381136819SBai Ping return &bl32_image_ep_info; 18481136819SBai Ping 18581136819SBai Ping return NULL; 18681136819SBai Ping } 18781136819SBai Ping 18881136819SBai Ping unsigned int plat_get_syscnt_freq2(void) 18981136819SBai Ping { 19081136819SBai Ping return COUNTER_FREQUENCY; 19181136819SBai Ping } 19281136819SBai Ping 19381136819SBai Ping void bl31_plat_runtime_setup(void) 19481136819SBai Ping { 19581136819SBai Ping return; 19681136819SBai Ping } 197