1*a775ef25SJacky Bai /* 2*a775ef25SJacky Bai * Copyright 2019-2020 NXP 3*a775ef25SJacky Bai * 4*a775ef25SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5*a775ef25SJacky Bai */ 6*a775ef25SJacky Bai 7*a775ef25SJacky Bai #include <stdbool.h> 8*a775ef25SJacky Bai #include <stdint.h> 9*a775ef25SJacky Bai #include <stdlib.h> 10*a775ef25SJacky Bai 11*a775ef25SJacky Bai #include <common/debug.h> 12*a775ef25SJacky Bai #include <drivers/delay_timer.h> 13*a775ef25SJacky Bai #include <lib/mmio.h> 14*a775ef25SJacky Bai #include <lib/psci/psci.h> 15*a775ef25SJacky Bai #include <lib/smccc.h> 16*a775ef25SJacky Bai #include <services/std_svc.h> 17*a775ef25SJacky Bai 18*a775ef25SJacky Bai #include <gpc.h> 19*a775ef25SJacky Bai #include <imx_aipstz.h> 20*a775ef25SJacky Bai #include <imx_sip_svc.h> 21*a775ef25SJacky Bai #include <platform_def.h> 22*a775ef25SJacky Bai 23*a775ef25SJacky Bai #define CCGR(x) (0x4000 + (x) * 0x10) 24*a775ef25SJacky Bai #define IMR_NUM U(5) 25*a775ef25SJacky Bai 26*a775ef25SJacky Bai struct imx_noc_setting { 27*a775ef25SJacky Bai uint32_t domain_id; 28*a775ef25SJacky Bai uint32_t start; 29*a775ef25SJacky Bai uint32_t end; 30*a775ef25SJacky Bai uint32_t prioriy; 31*a775ef25SJacky Bai uint32_t mode; 32*a775ef25SJacky Bai uint32_t socket_qos_en; 33*a775ef25SJacky Bai }; 34*a775ef25SJacky Bai 35*a775ef25SJacky Bai enum clk_type { 36*a775ef25SJacky Bai CCM_ROOT_SLICE, 37*a775ef25SJacky Bai CCM_CCGR, 38*a775ef25SJacky Bai }; 39*a775ef25SJacky Bai 40*a775ef25SJacky Bai struct clk_setting { 41*a775ef25SJacky Bai uint32_t offset; 42*a775ef25SJacky Bai uint32_t val; 43*a775ef25SJacky Bai enum clk_type type; 44*a775ef25SJacky Bai }; 45*a775ef25SJacky Bai 46*a775ef25SJacky Bai enum pu_domain_id { 47*a775ef25SJacky Bai /* hsio ss */ 48*a775ef25SJacky Bai HSIOMIX, 49*a775ef25SJacky Bai PCIE_PHY, 50*a775ef25SJacky Bai USB1_PHY, 51*a775ef25SJacky Bai USB2_PHY, 52*a775ef25SJacky Bai MLMIX, 53*a775ef25SJacky Bai AUDIOMIX, 54*a775ef25SJacky Bai /* gpu ss */ 55*a775ef25SJacky Bai GPUMIX, 56*a775ef25SJacky Bai GPU2D, 57*a775ef25SJacky Bai GPU3D, 58*a775ef25SJacky Bai /* vpu ss */ 59*a775ef25SJacky Bai VPUMIX, 60*a775ef25SJacky Bai VPU_G1, 61*a775ef25SJacky Bai VPU_G2, 62*a775ef25SJacky Bai VPU_H1, 63*a775ef25SJacky Bai /* media ss */ 64*a775ef25SJacky Bai MEDIAMIX, 65*a775ef25SJacky Bai MEDIAMIX_ISPDWP, 66*a775ef25SJacky Bai MIPI_PHY1, 67*a775ef25SJacky Bai MIPI_PHY2, 68*a775ef25SJacky Bai /* HDMI ss */ 69*a775ef25SJacky Bai HDMIMIX, 70*a775ef25SJacky Bai HDMI_PHY, 71*a775ef25SJacky Bai DDRMIX, 72*a775ef25SJacky Bai }; 73*a775ef25SJacky Bai 74*a775ef25SJacky Bai /* PU domain, add some hole to minimize the uboot change */ 75*a775ef25SJacky Bai static struct imx_pwr_domain pu_domains[20] = { 76*a775ef25SJacky Bai [MIPI_PHY1] = IMX_PD_DOMAIN(MIPI_PHY1, false), 77*a775ef25SJacky Bai [PCIE_PHY] = IMX_PD_DOMAIN(PCIE_PHY, false), 78*a775ef25SJacky Bai [USB1_PHY] = IMX_PD_DOMAIN(USB1_PHY, true), 79*a775ef25SJacky Bai [USB2_PHY] = IMX_PD_DOMAIN(USB2_PHY, true), 80*a775ef25SJacky Bai [MLMIX] = IMX_MIX_DOMAIN(MLMIX, false), 81*a775ef25SJacky Bai [AUDIOMIX] = IMX_MIX_DOMAIN(AUDIOMIX, false), 82*a775ef25SJacky Bai [GPU2D] = IMX_PD_DOMAIN(GPU2D, false), 83*a775ef25SJacky Bai [GPUMIX] = IMX_MIX_DOMAIN(GPUMIX, false), 84*a775ef25SJacky Bai [VPUMIX] = IMX_MIX_DOMAIN(VPUMIX, false), 85*a775ef25SJacky Bai [GPU3D] = IMX_PD_DOMAIN(GPU3D, false), 86*a775ef25SJacky Bai [MEDIAMIX] = IMX_MIX_DOMAIN(MEDIAMIX, false), 87*a775ef25SJacky Bai [VPU_G1] = IMX_PD_DOMAIN(VPU_G1, false), 88*a775ef25SJacky Bai [VPU_G2] = IMX_PD_DOMAIN(VPU_G2, false), 89*a775ef25SJacky Bai [VPU_H1] = IMX_PD_DOMAIN(VPU_H1, false), 90*a775ef25SJacky Bai [HDMIMIX] = IMX_MIX_DOMAIN(HDMIMIX, false), 91*a775ef25SJacky Bai [HDMI_PHY] = IMX_PD_DOMAIN(HDMI_PHY, false), 92*a775ef25SJacky Bai [MIPI_PHY2] = IMX_PD_DOMAIN(MIPI_PHY2, false), 93*a775ef25SJacky Bai [HSIOMIX] = IMX_MIX_DOMAIN(HSIOMIX, false), 94*a775ef25SJacky Bai [MEDIAMIX_ISPDWP] = IMX_PD_DOMAIN(MEDIAMIX_ISPDWP, false), 95*a775ef25SJacky Bai }; 96*a775ef25SJacky Bai 97*a775ef25SJacky Bai static struct imx_noc_setting noc_setting[] = { 98*a775ef25SJacky Bai {MLMIX, 0x180, 0x180, 0x80000303, 0x0, 0x0}, 99*a775ef25SJacky Bai {AUDIOMIX, 0x200, 0x200, 0x80000303, 0x0, 0x0}, 100*a775ef25SJacky Bai {AUDIOMIX, 0x280, 0x480, 0x80000404, 0x0, 0x0}, 101*a775ef25SJacky Bai {GPUMIX, 0x500, 0x580, 0x80000303, 0x0, 0x0}, 102*a775ef25SJacky Bai {HDMIMIX, 0x600, 0x680, 0x80000202, 0x0, 0x1}, 103*a775ef25SJacky Bai {HDMIMIX, 0x700, 0x700, 0x80000505, 0x0, 0x0}, 104*a775ef25SJacky Bai {HSIOMIX, 0x780, 0x900, 0x80000303, 0x0, 0x0}, 105*a775ef25SJacky Bai {MEDIAMIX, 0x980, 0xb80, 0x80000202, 0x0, 0x1}, 106*a775ef25SJacky Bai {MEDIAMIX_ISPDWP, 0xc00, 0xd00, 0x80000505, 0x0, 0x0}, 107*a775ef25SJacky Bai {VPU_G1, 0xd80, 0xd80, 0x80000303, 0x0, 0x0}, 108*a775ef25SJacky Bai {VPU_G2, 0xe00, 0xe00, 0x80000303, 0x0, 0x0}, 109*a775ef25SJacky Bai {VPU_H1, 0xe80, 0xe80, 0x80000303, 0x0, 0x0} 110*a775ef25SJacky Bai }; 111*a775ef25SJacky Bai 112*a775ef25SJacky Bai static struct clk_setting hsiomix_clk[] = { 113*a775ef25SJacky Bai { 0x8380, 0x0, CCM_ROOT_SLICE }, 114*a775ef25SJacky Bai { 0x44d0, 0x0, CCM_CCGR }, 115*a775ef25SJacky Bai { 0x45c0, 0x0, CCM_CCGR }, 116*a775ef25SJacky Bai }; 117*a775ef25SJacky Bai 118*a775ef25SJacky Bai static struct aipstz_cfg aipstz5[] = { 119*a775ef25SJacky Bai {IMX_AIPSTZ5, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 120*a775ef25SJacky Bai {0}, 121*a775ef25SJacky Bai }; 122*a775ef25SJacky Bai 123*a775ef25SJacky Bai static unsigned int pu_domain_status; 124*a775ef25SJacky Bai 125*a775ef25SJacky Bai static void imx_noc_qos(unsigned int domain_id) 126*a775ef25SJacky Bai { 127*a775ef25SJacky Bai unsigned int i; 128*a775ef25SJacky Bai uint32_t hurry; 129*a775ef25SJacky Bai 130*a775ef25SJacky Bai if (domain_id == HDMIMIX) { 131*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22018); 132*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22010); 133*a775ef25SJacky Bai 134*a775ef25SJacky Bai /* set GPR to make lcdif read hurry level 0x7 */ 135*a775ef25SJacky Bai hurry = mmio_read_32(IMX_HDMI_CTL_BASE + TX_CONTROL0); 136*a775ef25SJacky Bai hurry |= 0x00077000; 137*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL0, hurry); 138*a775ef25SJacky Bai } 139*a775ef25SJacky Bai 140*a775ef25SJacky Bai if (domain_id == MEDIAMIX) { 141*a775ef25SJacky Bai /* handle mediamix special */ 142*a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RSTn_CSR, 0x1FFFFFF); 143*a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + CLK_EN_CSR, 0x1FFFFFF); 144*a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RST_DIV, 0x40030000); 145*a775ef25SJacky Bai 146*a775ef25SJacky Bai /* set GPR to make lcdif read hurry level 0x7 */ 147*a775ef25SJacky Bai hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL); 148*a775ef25SJacky Bai hurry |= 0xfc00; 149*a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL, hurry); 150*a775ef25SJacky Bai /* set GPR to make isi write hurry level 0x7 */ 151*a775ef25SJacky Bai hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL); 152*a775ef25SJacky Bai hurry |= 0x1ff00000; 153*a775ef25SJacky Bai mmio_write_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL, hurry); 154*a775ef25SJacky Bai } 155*a775ef25SJacky Bai 156*a775ef25SJacky Bai /* set MIX NoC */ 157*a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(noc_setting); i++) { 158*a775ef25SJacky Bai if (noc_setting[i].domain_id == domain_id) { 159*a775ef25SJacky Bai udelay(50); 160*a775ef25SJacky Bai uint32_t offset = noc_setting[i].start; 161*a775ef25SJacky Bai 162*a775ef25SJacky Bai while (offset <= noc_setting[i].end) { 163*a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0x8, noc_setting[i].prioriy); 164*a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0xc, noc_setting[i].mode); 165*a775ef25SJacky Bai mmio_write_32(IMX_NOC_BASE + offset + 0x18, noc_setting[i].socket_qos_en); 166*a775ef25SJacky Bai offset += 0x80; 167*a775ef25SJacky Bai } 168*a775ef25SJacky Bai } 169*a775ef25SJacky Bai } 170*a775ef25SJacky Bai } 171*a775ef25SJacky Bai 172*a775ef25SJacky Bai static void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on) 173*a775ef25SJacky Bai { 174*a775ef25SJacky Bai struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id]; 175*a775ef25SJacky Bai unsigned int i; 176*a775ef25SJacky Bai 177*a775ef25SJacky Bai if (domain_id == HSIOMIX) { 178*a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) { 179*a775ef25SJacky Bai hsiomix_clk[i].val = mmio_read_32(IMX_CCM_BASE + hsiomix_clk[i].offset); 180*a775ef25SJacky Bai mmio_setbits_32(IMX_CCM_BASE + hsiomix_clk[i].offset, 181*a775ef25SJacky Bai hsiomix_clk[i].type == CCM_ROOT_SLICE ? BIT(28) : 0x3); 182*a775ef25SJacky Bai } 183*a775ef25SJacky Bai } 184*a775ef25SJacky Bai 185*a775ef25SJacky Bai if (on) { 186*a775ef25SJacky Bai if (pwr_domain->need_sync) { 187*a775ef25SJacky Bai pu_domain_status |= (1 << domain_id); 188*a775ef25SJacky Bai } 189*a775ef25SJacky Bai 190*a775ef25SJacky Bai if (domain_id == HDMIMIX) { 191*a775ef25SJacky Bai /* assert the reset */ 192*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0x0); 193*a775ef25SJacky Bai /* enable all th function clock */ 194*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF); 195*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e); 196*a775ef25SJacky Bai } 197*a775ef25SJacky Bai 198*a775ef25SJacky Bai /* clear the PGC bit */ 199*a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1); 200*a775ef25SJacky Bai 201*a775ef25SJacky Bai /* power up the domain */ 202*a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req); 203*a775ef25SJacky Bai 204*a775ef25SJacky Bai /* wait for power request done */ 205*a775ef25SJacky Bai while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req) 206*a775ef25SJacky Bai ; 207*a775ef25SJacky Bai 208*a775ef25SJacky Bai if (domain_id == HDMIMIX) { 209*a775ef25SJacky Bai /* wait for memory repair done for HDMIMIX */ 210*a775ef25SJacky Bai while (!(mmio_read_32(IMX_SRC_BASE + 0x94) & BIT(8))) 211*a775ef25SJacky Bai ; 212*a775ef25SJacky Bai /* disable all the function clock */ 213*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0x0); 214*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x0); 215*a775ef25SJacky Bai /* deassert the reset */ 216*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0xffffffff); 217*a775ef25SJacky Bai /* enable all the clock again */ 218*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF); 219*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e); 220*a775ef25SJacky Bai } 221*a775ef25SJacky Bai 222*a775ef25SJacky Bai if (domain_id == HSIOMIX) { 223*a775ef25SJacky Bai /* enable HSIOMIX clock */ 224*a775ef25SJacky Bai mmio_write_32(IMX_HSIOMIX_CTL_BASE, 0x2); 225*a775ef25SJacky Bai } 226*a775ef25SJacky Bai 227*a775ef25SJacky Bai /* handle the ADB400 sync */ 228*a775ef25SJacky Bai if (pwr_domain->need_sync) { 229*a775ef25SJacky Bai /* clear adb power down request */ 230*a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync); 231*a775ef25SJacky Bai 232*a775ef25SJacky Bai /* wait for adb power request ack */ 233*a775ef25SJacky Bai while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) 234*a775ef25SJacky Bai ; 235*a775ef25SJacky Bai } 236*a775ef25SJacky Bai 237*a775ef25SJacky Bai imx_noc_qos(domain_id); 238*a775ef25SJacky Bai 239*a775ef25SJacky Bai /* AIPS5 config is lost when audiomix is off, so need to re-init it */ 240*a775ef25SJacky Bai if (domain_id == AUDIOMIX) { 241*a775ef25SJacky Bai imx_aipstz_init(aipstz5); 242*a775ef25SJacky Bai } 243*a775ef25SJacky Bai } else { 244*a775ef25SJacky Bai if (pwr_domain->always_on) { 245*a775ef25SJacky Bai return; 246*a775ef25SJacky Bai } 247*a775ef25SJacky Bai 248*a775ef25SJacky Bai if (pwr_domain->need_sync) { 249*a775ef25SJacky Bai pu_domain_status &= ~(1 << domain_id); 250*a775ef25SJacky Bai } 251*a775ef25SJacky Bai 252*a775ef25SJacky Bai /* handle the ADB400 sync */ 253*a775ef25SJacky Bai if (pwr_domain->need_sync) { 254*a775ef25SJacky Bai /* set adb power down request */ 255*a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync); 256*a775ef25SJacky Bai 257*a775ef25SJacky Bai /* wait for adb power request ack */ 258*a775ef25SJacky Bai while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) 259*a775ef25SJacky Bai ; 260*a775ef25SJacky Bai } 261*a775ef25SJacky Bai 262*a775ef25SJacky Bai /* set the PGC bit */ 263*a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1); 264*a775ef25SJacky Bai 265*a775ef25SJacky Bai /* 266*a775ef25SJacky Bai * leave the G1, G2, H1 power domain on until VPUMIX power off, 267*a775ef25SJacky Bai * otherwise system will hang due to VPUMIX ACK 268*a775ef25SJacky Bai */ 269*a775ef25SJacky Bai if (domain_id == VPU_H1 || domain_id == VPU_G1 || domain_id == VPU_G2) { 270*a775ef25SJacky Bai return; 271*a775ef25SJacky Bai } 272*a775ef25SJacky Bai 273*a775ef25SJacky Bai if (domain_id == VPUMIX) { 274*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PU_PGC_DN_TRG, VPU_G1_PWR_REQ | 275*a775ef25SJacky Bai VPU_G2_PWR_REQ | VPU_H1_PWR_REQ); 276*a775ef25SJacky Bai 277*a775ef25SJacky Bai while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & (VPU_G1_PWR_REQ | 278*a775ef25SJacky Bai VPU_G2_PWR_REQ | VPU_H1_PWR_REQ)) 279*a775ef25SJacky Bai ; 280*a775ef25SJacky Bai } 281*a775ef25SJacky Bai 282*a775ef25SJacky Bai /* power down the domain */ 283*a775ef25SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req); 284*a775ef25SJacky Bai 285*a775ef25SJacky Bai /* wait for power request done */ 286*a775ef25SJacky Bai while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req) 287*a775ef25SJacky Bai ; 288*a775ef25SJacky Bai 289*a775ef25SJacky Bai if (domain_id == HDMIMIX) { 290*a775ef25SJacky Bai /* disable all the clocks of HDMIMIX */ 291*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + 0x40, 0x0); 292*a775ef25SJacky Bai mmio_write_32(IMX_HDMI_CTL_BASE + 0x50, 0x0); 293*a775ef25SJacky Bai } 294*a775ef25SJacky Bai } 295*a775ef25SJacky Bai 296*a775ef25SJacky Bai if (domain_id == HSIOMIX) { 297*a775ef25SJacky Bai for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) { 298*a775ef25SJacky Bai mmio_write_32(IMX_CCM_BASE + hsiomix_clk[i].offset, hsiomix_clk[i].val); 299*a775ef25SJacky Bai } 300*a775ef25SJacky Bai } 301*a775ef25SJacky Bai } 302*a775ef25SJacky Bai 303*a775ef25SJacky Bai void imx_gpc_init(void) 304*a775ef25SJacky Bai { 305*a775ef25SJacky Bai uint32_t val; 306*a775ef25SJacky Bai unsigned int i; 307*a775ef25SJacky Bai 308*a775ef25SJacky Bai /* mask all the wakeup irq by default */ 309*a775ef25SJacky Bai for (i = 0; i < IMR_NUM; i++) { 310*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0); 311*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0); 312*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); 313*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0); 314*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0); 315*a775ef25SJacky Bai } 316*a775ef25SJacky Bai 317*a775ef25SJacky Bai val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC); 318*a775ef25SJacky Bai /* use GIC wake_request to wakeup C0~C3 from LPM */ 319*a775ef25SJacky Bai val |= CORE_WKUP_FROM_GIC; 320*a775ef25SJacky Bai /* clear the MASTER0 LPM handshake */ 321*a775ef25SJacky Bai val &= ~MASTER0_LPM_HSK; 322*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val); 323*a775ef25SJacky Bai 324*a775ef25SJacky Bai /* clear MASTER1 & MASTER2 mapping in CPU0(A53) */ 325*a775ef25SJacky Bai mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING | 326*a775ef25SJacky Bai MASTER2_MAPPING)); 327*a775ef25SJacky Bai 328*a775ef25SJacky Bai /* set all mix/PU in A53 domain */ 329*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0x3fffff); 330*a775ef25SJacky Bai 331*a775ef25SJacky Bai /* 332*a775ef25SJacky Bai * Set the CORE & SCU power up timing: 333*a775ef25SJacky Bai * SW = 0x1, SW2ISO = 0x1; 334*a775ef25SJacky Bai * the CPU CORE and SCU power up timming counter 335*a775ef25SJacky Bai * is drived by 32K OSC, each domain's power up 336*a775ef25SJacky Bai * latency is (SW + SW2ISO) / 32768 337*a775ef25SJacky Bai */ 338*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x401); 339*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x401); 340*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x401); 341*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x401); 342*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x401); 343*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING, 344*a775ef25SJacky Bai (0x59 << TMC_TMR_SHIFT) | 0x5B | (0x2 << TRC1_TMC_SHIFT)); 345*a775ef25SJacky Bai 346*a775ef25SJacky Bai /* set DUMMY PDN/PUP ACK by default for A53 domain */ 347*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, 348*a775ef25SJacky Bai A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK); 349*a775ef25SJacky Bai 350*a775ef25SJacky Bai /* clear DSM by default */ 351*a775ef25SJacky Bai val = mmio_read_32(IMX_GPC_BASE + SLPCR); 352*a775ef25SJacky Bai val &= ~SLPCR_EN_DSM; 353*a775ef25SJacky Bai /* enable the fast wakeup wait/stop mode */ 354*a775ef25SJacky Bai val |= SLPCR_A53_FASTWUP_WAIT_MODE; 355*a775ef25SJacky Bai val |= SLPCR_A53_FASTWUP_STOP_MODE; 356*a775ef25SJacky Bai /* clear the RBC */ 357*a775ef25SJacky Bai val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT); 358*a775ef25SJacky Bai /* set the STBY_COUNT to 0x5, (128 * 30)us */ 359*a775ef25SJacky Bai val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT); 360*a775ef25SJacky Bai val |= (0x5 << SLPCR_STBY_COUNT_SHFT); 361*a775ef25SJacky Bai mmio_write_32(IMX_GPC_BASE + SLPCR, val); 362*a775ef25SJacky Bai 363*a775ef25SJacky Bai /* 364*a775ef25SJacky Bai * USB PHY power up needs to make sure RESET bit in SRC is clear, 365*a775ef25SJacky Bai * otherwise, the PU power up bit in GPC will NOT self-cleared. 366*a775ef25SJacky Bai * only need to do it once. 367*a775ef25SJacky Bai */ 368*a775ef25SJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); 369*a775ef25SJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1); 370*a775ef25SJacky Bai 371*a775ef25SJacky Bai /* enable all the power domain by default */ 372*a775ef25SJacky Bai for (i = 0; i < 101; i++) { 373*a775ef25SJacky Bai mmio_write_32(IMX_CCM_BASE + CCGR(i), 0x3); 374*a775ef25SJacky Bai } 375*a775ef25SJacky Bai 376*a775ef25SJacky Bai for (i = 0; i < 20; i++) { 377*a775ef25SJacky Bai imx_gpc_pm_domain_enable(i, true); 378*a775ef25SJacky Bai } 379*a775ef25SJacky Bai } 380