1 /* 2 * Copyright 2019-2022 NXP 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <stdbool.h> 9 10 #include <arch_helpers.h> 11 #include <common/bl_common.h> 12 #include <common/debug.h> 13 #include <context.h> 14 #include <drivers/arm/tzc380.h> 15 #include <drivers/console.h> 16 #include <drivers/generic_delay_timer.h> 17 #include <lib/el3_runtime/context_mgmt.h> 18 #include <lib/mmio.h> 19 #include <lib/xlat_tables/xlat_tables_v2.h> 20 #include <plat/common/platform.h> 21 22 #include <dram.h> 23 #include <gpc.h> 24 #include <imx_aipstz.h> 25 #include <imx_uart.h> 26 #include <imx_rdc.h> 27 #include <imx8m_caam.h> 28 #include <imx8m_ccm.h> 29 #include <imx8m_csu.h> 30 #include <platform_def.h> 31 #include <plat_imx8.h> 32 33 #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 34 35 static const mmap_region_t imx_mmap[] = { 36 GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, 37 CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP, 38 {0}, 39 }; 40 41 static const struct aipstz_cfg aipstz[] = { 42 {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 43 {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 44 {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 45 {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 46 {0}, 47 }; 48 49 static const struct imx_rdc_cfg rdc[] = { 50 /* Master domain assignment */ 51 RDC_MDAn(RDC_MDA_M7, DID1), 52 53 /* peripherals domain permission */ 54 RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), 55 RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), 56 57 /* memory region */ 58 RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff), 59 RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff), 60 RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff), 61 62 /* Sentinel */ 63 {0}, 64 }; 65 66 static const struct imx_csu_cfg csu_cfg[] = { 67 /* peripherals csl setting */ 68 CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED), 69 CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED), 70 71 /* master HP0~1 */ 72 73 /* SA setting */ 74 75 /* HP control setting */ 76 77 /* Sentinel */ 78 {0} 79 }; 80 81 82 static entry_point_info_t bl32_image_ep_info; 83 static entry_point_info_t bl33_image_ep_info; 84 85 /* get SPSR for BL33 entry */ 86 static uint32_t get_spsr_for_bl33_entry(void) 87 { 88 unsigned long el_status; 89 unsigned long mode; 90 uint32_t spsr; 91 92 /* figure out what mode we enter the non-secure world */ 93 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 94 el_status &= ID_AA64PFR0_ELX_MASK; 95 96 mode = (el_status) ? MODE_EL2 : MODE_EL1; 97 98 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 99 return spsr; 100 } 101 102 static void bl31_tzc380_setup(void) 103 { 104 unsigned int val; 105 106 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); 107 if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 108 return; 109 110 tzc380_init(IMX_TZASC_BASE); 111 112 /* 113 * Need to substact offset 0x40000000 from CPU address when 114 * programming tzasc region for i.mx8mn. 115 */ 116 117 /* Enable 1G-5G S/NS RW */ 118 tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 119 TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 120 } 121 122 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 123 u_register_t arg2, u_register_t arg3) 124 { 125 unsigned int console_base = 0U; 126 static console_t console; 127 unsigned int val; 128 int i; 129 130 /* Enable CSU NS access permission */ 131 for (i = 0; i < 64; i++) { 132 mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 133 } 134 135 imx_aipstz_init(aipstz); 136 137 imx_rdc_init(rdc); 138 139 imx_csu_init(csu_cfg); 140 141 /* config the ocram memory range for secure access */ 142 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1); 143 val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c); 144 mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000); 145 146 #if IMX_BOOT_UART_BASE 147 console_base = IMX_BOOT_UART_BASE; 148 #endif 149 if (console_base == 0U) { 150 console_base = imx8m_uart_get_base(); 151 } 152 153 console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, 154 IMX_CONSOLE_BAUDRATE, &console); 155 /* This console is only used for boot stage */ 156 console_set_scope(&console, CONSOLE_FLAG_BOOT); 157 158 imx8m_caam_init(); 159 160 /* 161 * tell BL3-1 where the non-secure software image is located 162 * and the entry state information. 163 */ 164 bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 165 bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 166 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 167 168 #if defined(SPD_opteed) || defined(SPD_trusty) 169 /* Populate entry point information for BL32 */ 170 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 171 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 172 bl32_image_ep_info.pc = BL32_BASE; 173 bl32_image_ep_info.spsr = 0; 174 175 /* Pass TEE base and size to bl33 */ 176 bl33_image_ep_info.args.arg1 = BL32_BASE; 177 bl33_image_ep_info.args.arg2 = BL32_SIZE; 178 179 #ifdef SPD_trusty 180 bl32_image_ep_info.args.arg0 = BL32_SIZE; 181 bl32_image_ep_info.args.arg1 = BL32_BASE; 182 #else 183 /* Make sure memory is clean */ 184 mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 185 bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 186 bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 187 #endif 188 #endif 189 190 bl31_tzc380_setup(); 191 } 192 193 #define MAP_BL31_TOTAL \ 194 MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) 195 #define MAP_BL31_RO \ 196 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) 197 #define MAP_COHERENT_MEM \ 198 MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ 199 MT_DEVICE | MT_RW | MT_SECURE) 200 #define MAP_BL32_TOTAL \ 201 MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) 202 203 void bl31_plat_arch_setup(void) 204 { 205 const mmap_region_t bl_regions[] = { 206 MAP_BL31_TOTAL, 207 MAP_BL31_RO, 208 #if USE_COHERENT_MEM 209 MAP_COHERENT_MEM, 210 #endif 211 /* Map TEE memory */ 212 MAP_BL32_TOTAL, 213 {0} 214 }; 215 216 setup_page_tables(bl_regions, imx_mmap); 217 enable_mmu_el3(0); 218 } 219 220 void bl31_platform_setup(void) 221 { 222 generic_delay_timer_init(); 223 224 /* select the CKIL source to 32K OSC */ 225 mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 226 227 /* Init the dram info */ 228 dram_info_init(SAVED_DRAM_TIMING_BASE); 229 230 plat_gic_driver_init(); 231 plat_gic_init(); 232 233 imx_gpc_init(); 234 } 235 236 entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 237 { 238 if (type == NON_SECURE) 239 return &bl33_image_ep_info; 240 if (type == SECURE) 241 return &bl32_image_ep_info; 242 243 return NULL; 244 } 245 246 unsigned int plat_get_syscnt_freq2(void) 247 { 248 return COUNTER_FREQUENCY; 249 } 250 251 #ifdef SPD_trusty 252 void plat_trusty_set_boot_args(aapcs64_params_t *args) 253 { 254 args->arg0 = BL32_SIZE; 255 args->arg1 = BL32_BASE; 256 args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 257 } 258 #endif 259