xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mn/imx8mn_bl31_setup.c (revision d76f012ea8fc0566dcacc067fcaae59d37267ffa)
158fdd608SJacky Bai /*
2*d76f012eSJacky Bai  * Copyright 2019-2022 NXP
358fdd608SJacky Bai  *
458fdd608SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
558fdd608SJacky Bai  */
658fdd608SJacky Bai 
758fdd608SJacky Bai #include <assert.h>
858fdd608SJacky Bai #include <stdbool.h>
958fdd608SJacky Bai 
1058fdd608SJacky Bai #include <arch_helpers.h>
1158fdd608SJacky Bai #include <common/bl_common.h>
1258fdd608SJacky Bai #include <common/debug.h>
1358fdd608SJacky Bai #include <context.h>
1458fdd608SJacky Bai #include <drivers/arm/tzc380.h>
1558fdd608SJacky Bai #include <drivers/console.h>
1658fdd608SJacky Bai #include <drivers/generic_delay_timer.h>
1758fdd608SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
1858fdd608SJacky Bai #include <lib/mmio.h>
1958fdd608SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h>
2058fdd608SJacky Bai #include <plat/common/platform.h>
2158fdd608SJacky Bai 
2258fdd608SJacky Bai #include <gpc.h>
2358fdd608SJacky Bai #include <imx_aipstz.h>
2458fdd608SJacky Bai #include <imx_uart.h>
2558fdd608SJacky Bai #include <imx_rdc.h>
2658fdd608SJacky Bai #include <imx8m_caam.h>
2758fdd608SJacky Bai #include <platform_def.h>
2858fdd608SJacky Bai #include <plat_imx8.h>
2958fdd608SJacky Bai 
3058fdd608SJacky Bai static const mmap_region_t imx_mmap[] = {
3158fdd608SJacky Bai 	GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, {0},
3258fdd608SJacky Bai };
3358fdd608SJacky Bai 
3458fdd608SJacky Bai static const struct aipstz_cfg aipstz[] = {
3558fdd608SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
3658fdd608SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
3758fdd608SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
3858fdd608SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
3958fdd608SJacky Bai 	{0},
4058fdd608SJacky Bai };
4158fdd608SJacky Bai 
4258fdd608SJacky Bai static const struct imx_rdc_cfg rdc[] = {
4358fdd608SJacky Bai 	/* Master domain assignment */
44*d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M7, DID1),
4558fdd608SJacky Bai 
4658fdd608SJacky Bai 	/* peripherals domain permission */
47*d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
48*d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
4958fdd608SJacky Bai 
5058fdd608SJacky Bai 	/* memory region */
5158fdd608SJacky Bai 	RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
5258fdd608SJacky Bai 	RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
5358fdd608SJacky Bai 	RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
5458fdd608SJacky Bai 
5558fdd608SJacky Bai 	/* Sentinel */
5658fdd608SJacky Bai 	{0},
5758fdd608SJacky Bai };
5858fdd608SJacky Bai 
5958fdd608SJacky Bai static entry_point_info_t bl32_image_ep_info;
6058fdd608SJacky Bai static entry_point_info_t bl33_image_ep_info;
6158fdd608SJacky Bai 
6258fdd608SJacky Bai /* get SPSR for BL33 entry */
6358fdd608SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
6458fdd608SJacky Bai {
6558fdd608SJacky Bai 	unsigned long el_status;
6658fdd608SJacky Bai 	unsigned long mode;
6758fdd608SJacky Bai 	uint32_t spsr;
6858fdd608SJacky Bai 
6958fdd608SJacky Bai 	/* figure out what mode we enter the non-secure world */
7058fdd608SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
7158fdd608SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
7258fdd608SJacky Bai 
7358fdd608SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
7458fdd608SJacky Bai 
7558fdd608SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
7658fdd608SJacky Bai 	return spsr;
7758fdd608SJacky Bai }
7858fdd608SJacky Bai 
7958fdd608SJacky Bai static void bl31_tzc380_setup(void)
8058fdd608SJacky Bai {
8158fdd608SJacky Bai 	unsigned int val;
8258fdd608SJacky Bai 
8358fdd608SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
8458fdd608SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
8558fdd608SJacky Bai 		return;
8658fdd608SJacky Bai 
8758fdd608SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
8858fdd608SJacky Bai 
8958fdd608SJacky Bai 	/*
9058fdd608SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
9158fdd608SJacky Bai 	 * programming tzasc region for i.mx8mn.
9258fdd608SJacky Bai 	 */
9358fdd608SJacky Bai 
9458fdd608SJacky Bai 	/* Enable 1G-5G S/NS RW */
9558fdd608SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
9658fdd608SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
9758fdd608SJacky Bai }
9858fdd608SJacky Bai 
9958fdd608SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
10058fdd608SJacky Bai 		u_register_t arg2, u_register_t arg3)
10158fdd608SJacky Bai {
10258fdd608SJacky Bai 	static console_t console;
10358fdd608SJacky Bai 	int i;
10458fdd608SJacky Bai 
10558fdd608SJacky Bai 	/* Enable CSU NS access permission */
10658fdd608SJacky Bai 	for (i = 0; i < 64; i++) {
10758fdd608SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
10858fdd608SJacky Bai 	}
10958fdd608SJacky Bai 
11058fdd608SJacky Bai 	imx_aipstz_init(aipstz);
11158fdd608SJacky Bai 
11258fdd608SJacky Bai 	imx_rdc_init(rdc);
11358fdd608SJacky Bai 
11458fdd608SJacky Bai 	imx8m_caam_init();
11558fdd608SJacky Bai 
11658fdd608SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
11758fdd608SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
11858fdd608SJacky Bai 	/* This console is only used for boot stage */
11958fdd608SJacky Bai 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
12058fdd608SJacky Bai 
12158fdd608SJacky Bai 	/*
12258fdd608SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
12358fdd608SJacky Bai 	 * and the entry state information.
12458fdd608SJacky Bai 	 */
12558fdd608SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
12658fdd608SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
12758fdd608SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
12858fdd608SJacky Bai 
12958fdd608SJacky Bai #ifdef SPD_opteed
13058fdd608SJacky Bai 	/* Populate entry point information for BL32 */
13158fdd608SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
13258fdd608SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
13358fdd608SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
13458fdd608SJacky Bai 	bl32_image_ep_info.spsr = 0;
13558fdd608SJacky Bai 
13658fdd608SJacky Bai 	/* Pass TEE base and size to bl33 */
13758fdd608SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
13858fdd608SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
13958fdd608SJacky Bai #endif
14058fdd608SJacky Bai 
14158fdd608SJacky Bai 	bl31_tzc380_setup();
14258fdd608SJacky Bai }
14358fdd608SJacky Bai 
14458fdd608SJacky Bai void bl31_plat_arch_setup(void)
14558fdd608SJacky Bai {
14658fdd608SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
14758fdd608SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
14858fdd608SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
14958fdd608SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
15058fdd608SJacky Bai #if USE_COHERENT_MEM
15158fdd608SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
15258fdd608SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
15358fdd608SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
15458fdd608SJacky Bai #endif
15558fdd608SJacky Bai 	mmap_add(imx_mmap);
15658fdd608SJacky Bai 
15758fdd608SJacky Bai 	init_xlat_tables();
15858fdd608SJacky Bai 
15958fdd608SJacky Bai 	enable_mmu_el3(0);
16058fdd608SJacky Bai }
16158fdd608SJacky Bai 
16258fdd608SJacky Bai void bl31_platform_setup(void)
16358fdd608SJacky Bai {
16458fdd608SJacky Bai 	generic_delay_timer_init();
16558fdd608SJacky Bai 
16658fdd608SJacky Bai 	/* select the CKIL source to 32K OSC */
16758fdd608SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
16858fdd608SJacky Bai 
16958fdd608SJacky Bai 	plat_gic_driver_init();
17058fdd608SJacky Bai 	plat_gic_init();
17158fdd608SJacky Bai 
17258fdd608SJacky Bai 	imx_gpc_init();
17358fdd608SJacky Bai }
17458fdd608SJacky Bai 
17558fdd608SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
17658fdd608SJacky Bai {
17758fdd608SJacky Bai 	if (type == NON_SECURE)
17858fdd608SJacky Bai 		return &bl33_image_ep_info;
17958fdd608SJacky Bai 	if (type == SECURE)
18058fdd608SJacky Bai 		return &bl32_image_ep_info;
18158fdd608SJacky Bai 
18258fdd608SJacky Bai 	return NULL;
18358fdd608SJacky Bai }
18458fdd608SJacky Bai 
18558fdd608SJacky Bai unsigned int plat_get_syscnt_freq2(void)
18658fdd608SJacky Bai {
18758fdd608SJacky Bai 	return COUNTER_FREQUENCY;
18858fdd608SJacky Bai }
189