158fdd608SJacky Bai /* 2d76f012eSJacky Bai * Copyright 2019-2022 NXP 358fdd608SJacky Bai * 458fdd608SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 558fdd608SJacky Bai */ 658fdd608SJacky Bai 758fdd608SJacky Bai #include <assert.h> 858fdd608SJacky Bai #include <stdbool.h> 958fdd608SJacky Bai 1058fdd608SJacky Bai #include <arch_helpers.h> 1158fdd608SJacky Bai #include <common/bl_common.h> 1258fdd608SJacky Bai #include <common/debug.h> 1358fdd608SJacky Bai #include <context.h> 1458fdd608SJacky Bai #include <drivers/arm/tzc380.h> 1558fdd608SJacky Bai #include <drivers/console.h> 1658fdd608SJacky Bai #include <drivers/generic_delay_timer.h> 1758fdd608SJacky Bai #include <lib/el3_runtime/context_mgmt.h> 1858fdd608SJacky Bai #include <lib/mmio.h> 1958fdd608SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h> 2058fdd608SJacky Bai #include <plat/common/platform.h> 2158fdd608SJacky Bai 222003fa94SJacky Bai #include <dram.h> 2358fdd608SJacky Bai #include <gpc.h> 2458fdd608SJacky Bai #include <imx_aipstz.h> 2558fdd608SJacky Bai #include <imx_uart.h> 2658fdd608SJacky Bai #include <imx_rdc.h> 2758fdd608SJacky Bai #include <imx8m_caam.h> 28df730d94SMarco Felsch #include <imx8m_ccm.h> 290a76495bSJacky Bai #include <imx8m_csu.h> 308d150c95SMarco Felsch #include <imx8m_snvs.h> 3158fdd608SJacky Bai #include <platform_def.h> 32*c37a877eSSascha Hauer #include <plat_common.h> 3358fdd608SJacky Bai #include <plat_imx8.h> 3458fdd608SJacky Bai 3599349c8eSJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 3699349c8eSJi Luo 3758fdd608SJacky Bai static const mmap_region_t imx_mmap[] = { 38b5f06d3dSAndrey Zhizhikin GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, 39b5f06d3dSAndrey Zhizhikin CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP, 40b5f06d3dSAndrey Zhizhikin {0}, 4158fdd608SJacky Bai }; 4258fdd608SJacky Bai 4358fdd608SJacky Bai static const struct aipstz_cfg aipstz[] = { 4458fdd608SJacky Bai {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4558fdd608SJacky Bai {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4658fdd608SJacky Bai {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4758fdd608SJacky Bai {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4858fdd608SJacky Bai {0}, 4958fdd608SJacky Bai }; 5058fdd608SJacky Bai 5158fdd608SJacky Bai static const struct imx_rdc_cfg rdc[] = { 5258fdd608SJacky Bai /* Master domain assignment */ 53d76f012eSJacky Bai RDC_MDAn(RDC_MDA_M7, DID1), 5458fdd608SJacky Bai 5558fdd608SJacky Bai /* peripherals domain permission */ 56d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), 57d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), 5858fdd608SJacky Bai 5958fdd608SJacky Bai /* memory region */ 6058fdd608SJacky Bai RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff), 6158fdd608SJacky Bai RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff), 6258fdd608SJacky Bai RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff), 6358fdd608SJacky Bai 6458fdd608SJacky Bai /* Sentinel */ 6558fdd608SJacky Bai {0}, 6658fdd608SJacky Bai }; 6758fdd608SJacky Bai 680a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = { 690a76495bSJacky Bai /* peripherals csl setting */ 700a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED), 710a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED), 720a76495bSJacky Bai 730a76495bSJacky Bai /* master HP0~1 */ 740a76495bSJacky Bai 750a76495bSJacky Bai /* SA setting */ 760a76495bSJacky Bai 770a76495bSJacky Bai /* HP control setting */ 780a76495bSJacky Bai 790a76495bSJacky Bai /* Sentinel */ 800a76495bSJacky Bai {0} 810a76495bSJacky Bai }; 820a76495bSJacky Bai 830a76495bSJacky Bai 8458fdd608SJacky Bai static entry_point_info_t bl32_image_ep_info; 8558fdd608SJacky Bai static entry_point_info_t bl33_image_ep_info; 8658fdd608SJacky Bai 8758fdd608SJacky Bai /* get SPSR for BL33 entry */ 8858fdd608SJacky Bai static uint32_t get_spsr_for_bl33_entry(void) 8958fdd608SJacky Bai { 9058fdd608SJacky Bai unsigned long el_status; 9158fdd608SJacky Bai unsigned long mode; 9258fdd608SJacky Bai uint32_t spsr; 9358fdd608SJacky Bai 9458fdd608SJacky Bai /* figure out what mode we enter the non-secure world */ 9558fdd608SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 9658fdd608SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK; 9758fdd608SJacky Bai 9858fdd608SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1; 9958fdd608SJacky Bai 10058fdd608SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 10158fdd608SJacky Bai return spsr; 10258fdd608SJacky Bai } 10358fdd608SJacky Bai 10458fdd608SJacky Bai static void bl31_tzc380_setup(void) 10558fdd608SJacky Bai { 10658fdd608SJacky Bai unsigned int val; 10758fdd608SJacky Bai 10858fdd608SJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); 10958fdd608SJacky Bai if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 11058fdd608SJacky Bai return; 11158fdd608SJacky Bai 11258fdd608SJacky Bai tzc380_init(IMX_TZASC_BASE); 11358fdd608SJacky Bai 11458fdd608SJacky Bai /* 11558fdd608SJacky Bai * Need to substact offset 0x40000000 from CPU address when 11658fdd608SJacky Bai * programming tzasc region for i.mx8mn. 11758fdd608SJacky Bai */ 11858fdd608SJacky Bai 11958fdd608SJacky Bai /* Enable 1G-5G S/NS RW */ 12058fdd608SJacky Bai tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 12158fdd608SJacky Bai TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 12258fdd608SJacky Bai } 12358fdd608SJacky Bai 12458fdd608SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 12558fdd608SJacky Bai u_register_t arg2, u_register_t arg3) 12658fdd608SJacky Bai { 127101f0702SMarco Felsch unsigned int console_base = IMX_BOOT_UART_BASE; 12858fdd608SJacky Bai static console_t console; 129d5ede92dSJacky Bai unsigned int val; 130*c37a877eSSascha Hauer int i, ret; 13158fdd608SJacky Bai 13258fdd608SJacky Bai /* Enable CSU NS access permission */ 13358fdd608SJacky Bai for (i = 0; i < 64; i++) { 13458fdd608SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 13558fdd608SJacky Bai } 13658fdd608SJacky Bai 13758fdd608SJacky Bai imx_aipstz_init(aipstz); 13858fdd608SJacky Bai 13958fdd608SJacky Bai imx_rdc_init(rdc); 14058fdd608SJacky Bai 1410a76495bSJacky Bai imx_csu_init(csu_cfg); 1420a76495bSJacky Bai 14385625646SMarco Felsch /* 14485625646SMarco Felsch * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes 14585625646SMarco Felsch * partial write issue. The AXI2AHB bridge is used for masters that access the TCM 14685625646SMarco Felsch * through system bus. Please refer to errata ERR050362 for more information. 14785625646SMarco Felsch */ 14885625646SMarco Felsch mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK); 14985625646SMarco Felsch 1500a76495bSJacky Bai /* config the ocram memory range for secure access */ 151d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1); 152d5ede92dSJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c); 153d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000); 1540a76495bSJacky Bai 155df730d94SMarco Felsch if (console_base == 0U) { 156df730d94SMarco Felsch console_base = imx8m_uart_get_base(); 157df730d94SMarco Felsch } 158df730d94SMarco Felsch 159df730d94SMarco Felsch console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, 16058fdd608SJacky Bai IMX_CONSOLE_BAUDRATE, &console); 16158fdd608SJacky Bai /* This console is only used for boot stage */ 16258fdd608SJacky Bai console_set_scope(&console, CONSOLE_FLAG_BOOT); 16358fdd608SJacky Bai 164901d74b2SAndrey Zhizhikin imx8m_caam_init(); 165901d74b2SAndrey Zhizhikin 16658fdd608SJacky Bai /* 16758fdd608SJacky Bai * tell BL3-1 where the non-secure software image is located 16858fdd608SJacky Bai * and the entry state information. 16958fdd608SJacky Bai */ 17058fdd608SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 17158fdd608SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 17258fdd608SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 17358fdd608SJacky Bai 17499349c8eSJi Luo #if defined(SPD_opteed) || defined(SPD_trusty) 17558fdd608SJacky Bai /* Populate entry point information for BL32 */ 17658fdd608SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 17758fdd608SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 17858fdd608SJacky Bai bl32_image_ep_info.pc = BL32_BASE; 17958fdd608SJacky Bai bl32_image_ep_info.spsr = 0; 18058fdd608SJacky Bai 18158fdd608SJacky Bai /* Pass TEE base and size to bl33 */ 18258fdd608SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE; 18358fdd608SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE; 18426128912SSilvano di Ninno 18526128912SSilvano di Ninno #ifdef SPD_trusty 18626128912SSilvano di Ninno bl32_image_ep_info.args.arg0 = BL32_SIZE; 18726128912SSilvano di Ninno bl32_image_ep_info.args.arg1 = BL32_BASE; 18826128912SSilvano di Ninno #else 18926128912SSilvano di Ninno /* Make sure memory is clean */ 19026128912SSilvano di Ninno mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 19126128912SSilvano di Ninno bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 19226128912SSilvano di Ninno bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 19326128912SSilvano di Ninno #endif 19458fdd608SJacky Bai #endif 19558fdd608SJacky Bai 196*c37a877eSSascha Hauer ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE, 197*c37a877eSSascha Hauer &bl32_image_ep_info, &bl33_image_ep_info); 198*c37a877eSSascha Hauer if (ret != 0) { 199*c37a877eSSascha Hauer imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE, 200*c37a877eSSascha Hauer &bl32_image_ep_info, &bl33_image_ep_info); 201*c37a877eSSascha Hauer } 202*c37a877eSSascha Hauer 2038d150c95SMarco Felsch #if !defined(SPD_opteed) && !defined(SPD_trusty) 2048d150c95SMarco Felsch enable_snvs_privileged_access(); 2058d150c95SMarco Felsch #endif 2068d150c95SMarco Felsch 20758fdd608SJacky Bai bl31_tzc380_setup(); 20858fdd608SJacky Bai } 20958fdd608SJacky Bai 210b6ac8cc2SMarco Felsch #define MAP_BL31_TOTAL \ 21162d37a43SMarco Felsch MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) 212b6ac8cc2SMarco Felsch #define MAP_BL31_RO \ 213b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) 214b6ac8cc2SMarco Felsch #define MAP_COHERENT_MEM \ 215b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ 216b6ac8cc2SMarco Felsch MT_DEVICE | MT_RW | MT_SECURE) 217b6ac8cc2SMarco Felsch #define MAP_BL32_TOTAL \ 218b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) 219b6ac8cc2SMarco Felsch 22058fdd608SJacky Bai void bl31_plat_arch_setup(void) 22158fdd608SJacky Bai { 222b6ac8cc2SMarco Felsch const mmap_region_t bl_regions[] = { 223b6ac8cc2SMarco Felsch MAP_BL31_TOTAL, 224b6ac8cc2SMarco Felsch MAP_BL31_RO, 22558fdd608SJacky Bai #if USE_COHERENT_MEM 226b6ac8cc2SMarco Felsch MAP_COHERENT_MEM, 22758fdd608SJacky Bai #endif 2284827613cSMarco Felsch #if defined(SPD_opteed) || defined(SPD_trusty) 22999349c8eSJi Luo /* Map TEE memory */ 230b6ac8cc2SMarco Felsch MAP_BL32_TOTAL, 2314827613cSMarco Felsch #endif 232b6ac8cc2SMarco Felsch {0} 233b6ac8cc2SMarco Felsch }; 23499349c8eSJi Luo 235602b3286SMarco Felsch setup_page_tables(bl_regions, imx_mmap); 23658fdd608SJacky Bai enable_mmu_el3(0); 23758fdd608SJacky Bai } 23858fdd608SJacky Bai 23958fdd608SJacky Bai void bl31_platform_setup(void) 24058fdd608SJacky Bai { 24158fdd608SJacky Bai generic_delay_timer_init(); 24258fdd608SJacky Bai 24358fdd608SJacky Bai /* select the CKIL source to 32K OSC */ 24458fdd608SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 24558fdd608SJacky Bai 2462003fa94SJacky Bai /* Init the dram info */ 2472003fa94SJacky Bai dram_info_init(SAVED_DRAM_TIMING_BASE); 2482003fa94SJacky Bai 24958fdd608SJacky Bai plat_gic_driver_init(); 25058fdd608SJacky Bai plat_gic_init(); 25158fdd608SJacky Bai 25258fdd608SJacky Bai imx_gpc_init(); 25358fdd608SJacky Bai } 25458fdd608SJacky Bai 25558fdd608SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 25658fdd608SJacky Bai { 25758fdd608SJacky Bai if (type == NON_SECURE) 25858fdd608SJacky Bai return &bl33_image_ep_info; 25958fdd608SJacky Bai if (type == SECURE) 26058fdd608SJacky Bai return &bl32_image_ep_info; 26158fdd608SJacky Bai 26258fdd608SJacky Bai return NULL; 26358fdd608SJacky Bai } 26458fdd608SJacky Bai 26558fdd608SJacky Bai unsigned int plat_get_syscnt_freq2(void) 26658fdd608SJacky Bai { 26758fdd608SJacky Bai return COUNTER_FREQUENCY; 26858fdd608SJacky Bai } 26999349c8eSJi Luo 27099349c8eSJi Luo #ifdef SPD_trusty 27199349c8eSJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args) 27299349c8eSJi Luo { 27399349c8eSJi Luo args->arg0 = BL32_SIZE; 27499349c8eSJi Luo args->arg1 = BL32_BASE; 27599349c8eSJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 27699349c8eSJi Luo } 27799349c8eSJi Luo #endif 278