158fdd608SJacky Bai /* 2d76f012eSJacky Bai * Copyright 2019-2022 NXP 358fdd608SJacky Bai * 458fdd608SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 558fdd608SJacky Bai */ 658fdd608SJacky Bai 758fdd608SJacky Bai #include <assert.h> 858fdd608SJacky Bai #include <stdbool.h> 958fdd608SJacky Bai 1058fdd608SJacky Bai #include <arch_helpers.h> 1158fdd608SJacky Bai #include <common/bl_common.h> 1258fdd608SJacky Bai #include <common/debug.h> 1358fdd608SJacky Bai #include <context.h> 1458fdd608SJacky Bai #include <drivers/arm/tzc380.h> 1558fdd608SJacky Bai #include <drivers/console.h> 1658fdd608SJacky Bai #include <drivers/generic_delay_timer.h> 1758fdd608SJacky Bai #include <lib/el3_runtime/context_mgmt.h> 1858fdd608SJacky Bai #include <lib/mmio.h> 1958fdd608SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h> 2058fdd608SJacky Bai #include <plat/common/platform.h> 2158fdd608SJacky Bai 222003fa94SJacky Bai #include <dram.h> 2358fdd608SJacky Bai #include <gpc.h> 2458fdd608SJacky Bai #include <imx_aipstz.h> 2558fdd608SJacky Bai #include <imx_uart.h> 2658fdd608SJacky Bai #include <imx_rdc.h> 2758fdd608SJacky Bai #include <imx8m_caam.h> 28df730d94SMarco Felsch #include <imx8m_ccm.h> 290a76495bSJacky Bai #include <imx8m_csu.h> 308d150c95SMarco Felsch #include <imx8m_snvs.h> 3158fdd608SJacky Bai #include <platform_def.h> 32c37a877eSSascha Hauer #include <plat_common.h> 3358fdd608SJacky Bai #include <plat_imx8.h> 3458fdd608SJacky Bai 3599349c8eSJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 3699349c8eSJi Luo 3758fdd608SJacky Bai static const mmap_region_t imx_mmap[] = { 38b5f06d3dSAndrey Zhizhikin GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, 39b5f06d3dSAndrey Zhizhikin CAAM_RAM_MAP, NS_OCRAM_MAP, ROM_MAP, DRAM_MAP, 40b5f06d3dSAndrey Zhizhikin {0}, 4158fdd608SJacky Bai }; 4258fdd608SJacky Bai 4358fdd608SJacky Bai static const struct aipstz_cfg aipstz[] = { 4458fdd608SJacky Bai {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4558fdd608SJacky Bai {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4658fdd608SJacky Bai {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4758fdd608SJacky Bai {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4858fdd608SJacky Bai {0}, 4958fdd608SJacky Bai }; 5058fdd608SJacky Bai 51f7434fa1SDario Binacchi static struct imx_rdc_cfg rdc[] = { 5258fdd608SJacky Bai /* Master domain assignment */ 53d76f012eSJacky Bai RDC_MDAn(RDC_MDA_M7, DID1), 5458fdd608SJacky Bai 5558fdd608SJacky Bai /* peripherals domain permission */ 56*a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART1, D0R | D0W | D1R | D1W | D2R | D2W | D3R | D3W), 57d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), 58*a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART3, D0R | D0W | D1R | D1W | D2R | D2W | D3R | D3W), 59*a2c6e11dSAlexander Stein RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), 6058fdd608SJacky Bai 6158fdd608SJacky Bai /* memory region */ 6258fdd608SJacky Bai RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff), 6358fdd608SJacky Bai RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff), 6458fdd608SJacky Bai RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff), 6558fdd608SJacky Bai 6658fdd608SJacky Bai /* Sentinel */ 6758fdd608SJacky Bai {0}, 6858fdd608SJacky Bai }; 6958fdd608SJacky Bai 700a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = { 710a76495bSJacky Bai /* peripherals csl setting */ 720a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED), 730a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED), 740a76495bSJacky Bai 750a76495bSJacky Bai /* master HP0~1 */ 760a76495bSJacky Bai 770a76495bSJacky Bai /* SA setting */ 780a76495bSJacky Bai 790a76495bSJacky Bai /* HP control setting */ 800a76495bSJacky Bai 810a76495bSJacky Bai /* Sentinel */ 820a76495bSJacky Bai {0} 830a76495bSJacky Bai }; 840a76495bSJacky Bai 850a76495bSJacky Bai 8658fdd608SJacky Bai static entry_point_info_t bl32_image_ep_info; 8758fdd608SJacky Bai static entry_point_info_t bl33_image_ep_info; 8858fdd608SJacky Bai 8958fdd608SJacky Bai /* get SPSR for BL33 entry */ 9058fdd608SJacky Bai static uint32_t get_spsr_for_bl33_entry(void) 9158fdd608SJacky Bai { 9258fdd608SJacky Bai unsigned long el_status; 9358fdd608SJacky Bai unsigned long mode; 9458fdd608SJacky Bai uint32_t spsr; 9558fdd608SJacky Bai 9658fdd608SJacky Bai /* figure out what mode we enter the non-secure world */ 9758fdd608SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 9858fdd608SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK; 9958fdd608SJacky Bai 10058fdd608SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1; 10158fdd608SJacky Bai 10258fdd608SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 10358fdd608SJacky Bai return spsr; 10458fdd608SJacky Bai } 10558fdd608SJacky Bai 10658fdd608SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 10758fdd608SJacky Bai u_register_t arg2, u_register_t arg3) 10858fdd608SJacky Bai { 109101f0702SMarco Felsch unsigned int console_base = IMX_BOOT_UART_BASE; 11058fdd608SJacky Bai static console_t console; 111d5ede92dSJacky Bai unsigned int val; 112c37a877eSSascha Hauer int i, ret; 11358fdd608SJacky Bai 11458fdd608SJacky Bai /* Enable CSU NS access permission */ 11558fdd608SJacky Bai for (i = 0; i < 64; i++) { 11658fdd608SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 11758fdd608SJacky Bai } 11858fdd608SJacky Bai 11958fdd608SJacky Bai imx_aipstz_init(aipstz); 12058fdd608SJacky Bai 121f7434fa1SDario Binacchi if (console_base == 0U) { 122f7434fa1SDario Binacchi console_base = imx8m_uart_get_base(); 123f7434fa1SDario Binacchi } 124f7434fa1SDario Binacchi 125f7434fa1SDario Binacchi imx_rdc_init(rdc, console_base); 12658fdd608SJacky Bai 1270a76495bSJacky Bai imx_csu_init(csu_cfg); 1280a76495bSJacky Bai 12985625646SMarco Felsch /* 13085625646SMarco Felsch * Configure the force_incr programmable bit in GPV_5 of PL301_display, which fixes 13185625646SMarco Felsch * partial write issue. The AXI2AHB bridge is used for masters that access the TCM 13285625646SMarco Felsch * through system bus. Please refer to errata ERR050362 for more information. 13385625646SMarco Felsch */ 13485625646SMarco Felsch mmio_setbits_32((GPV5_BASE_ADDR + FORCE_INCR_OFFSET), FORCE_INCR_BIT_MASK); 13585625646SMarco Felsch 1360a76495bSJacky Bai /* config the ocram memory range for secure access */ 137d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1); 138d5ede92dSJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c); 139d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000); 1400a76495bSJacky Bai 141df730d94SMarco Felsch console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, 14258fdd608SJacky Bai IMX_CONSOLE_BAUDRATE, &console); 14358fdd608SJacky Bai /* This console is only used for boot stage */ 14458fdd608SJacky Bai console_set_scope(&console, CONSOLE_FLAG_BOOT); 14558fdd608SJacky Bai 146901d74b2SAndrey Zhizhikin imx8m_caam_init(); 147901d74b2SAndrey Zhizhikin 14858fdd608SJacky Bai /* 14958fdd608SJacky Bai * tell BL3-1 where the non-secure software image is located 15058fdd608SJacky Bai * and the entry state information. 15158fdd608SJacky Bai */ 15258fdd608SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 15358fdd608SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 15458fdd608SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 15558fdd608SJacky Bai 15699349c8eSJi Luo #if defined(SPD_opteed) || defined(SPD_trusty) 15758fdd608SJacky Bai /* Populate entry point information for BL32 */ 15858fdd608SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 15958fdd608SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 16058fdd608SJacky Bai bl32_image_ep_info.pc = BL32_BASE; 16158fdd608SJacky Bai bl32_image_ep_info.spsr = 0; 16258fdd608SJacky Bai 16358fdd608SJacky Bai /* Pass TEE base and size to bl33 */ 16458fdd608SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE; 16558fdd608SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE; 16626128912SSilvano di Ninno 16726128912SSilvano di Ninno #ifdef SPD_trusty 16826128912SSilvano di Ninno bl32_image_ep_info.args.arg0 = BL32_SIZE; 16926128912SSilvano di Ninno bl32_image_ep_info.args.arg1 = BL32_BASE; 17026128912SSilvano di Ninno #else 17126128912SSilvano di Ninno /* Make sure memory is clean */ 17226128912SSilvano di Ninno mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 17326128912SSilvano di Ninno bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 17426128912SSilvano di Ninno bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 17526128912SSilvano di Ninno #endif 17658fdd608SJacky Bai #endif 17758fdd608SJacky Bai 178c37a877eSSascha Hauer ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE, 179c37a877eSSascha Hauer &bl32_image_ep_info, &bl33_image_ep_info); 180c37a877eSSascha Hauer if (ret != 0) { 181c37a877eSSascha Hauer imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE, 182c37a877eSSascha Hauer &bl32_image_ep_info, &bl33_image_ep_info); 183c37a877eSSascha Hauer } 184c37a877eSSascha Hauer 1858d150c95SMarco Felsch #if !defined(SPD_opteed) && !defined(SPD_trusty) 1868d150c95SMarco Felsch enable_snvs_privileged_access(); 1878d150c95SMarco Felsch #endif 18858fdd608SJacky Bai } 18958fdd608SJacky Bai 190b6ac8cc2SMarco Felsch #define MAP_BL31_TOTAL \ 19162d37a43SMarco Felsch MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) 192b6ac8cc2SMarco Felsch #define MAP_BL31_RO \ 193b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) 194b6ac8cc2SMarco Felsch #define MAP_COHERENT_MEM \ 195b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ 196b6ac8cc2SMarco Felsch MT_DEVICE | MT_RW | MT_SECURE) 197b6ac8cc2SMarco Felsch #define MAP_BL32_TOTAL \ 198b6ac8cc2SMarco Felsch MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) 199b6ac8cc2SMarco Felsch 20058fdd608SJacky Bai void bl31_plat_arch_setup(void) 20158fdd608SJacky Bai { 202b6ac8cc2SMarco Felsch const mmap_region_t bl_regions[] = { 203b6ac8cc2SMarco Felsch MAP_BL31_TOTAL, 204b6ac8cc2SMarco Felsch MAP_BL31_RO, 20558fdd608SJacky Bai #if USE_COHERENT_MEM 206b6ac8cc2SMarco Felsch MAP_COHERENT_MEM, 20758fdd608SJacky Bai #endif 2084827613cSMarco Felsch #if defined(SPD_opteed) || defined(SPD_trusty) 20999349c8eSJi Luo /* Map TEE memory */ 210b6ac8cc2SMarco Felsch MAP_BL32_TOTAL, 2114827613cSMarco Felsch #endif 212b6ac8cc2SMarco Felsch {0} 213b6ac8cc2SMarco Felsch }; 21499349c8eSJi Luo 215602b3286SMarco Felsch setup_page_tables(bl_regions, imx_mmap); 21658fdd608SJacky Bai enable_mmu_el3(0); 21758fdd608SJacky Bai } 21858fdd608SJacky Bai 21958fdd608SJacky Bai void bl31_platform_setup(void) 22058fdd608SJacky Bai { 22158fdd608SJacky Bai generic_delay_timer_init(); 22258fdd608SJacky Bai 22358fdd608SJacky Bai /* select the CKIL source to 32K OSC */ 22458fdd608SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 22558fdd608SJacky Bai 2262003fa94SJacky Bai /* Init the dram info */ 2272003fa94SJacky Bai dram_info_init(SAVED_DRAM_TIMING_BASE); 2282003fa94SJacky Bai 22958fdd608SJacky Bai plat_gic_driver_init(); 23058fdd608SJacky Bai plat_gic_init(); 23158fdd608SJacky Bai 23258fdd608SJacky Bai imx_gpc_init(); 23358fdd608SJacky Bai } 23458fdd608SJacky Bai 23558fdd608SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 23658fdd608SJacky Bai { 23758fdd608SJacky Bai if (type == NON_SECURE) 23858fdd608SJacky Bai return &bl33_image_ep_info; 23958fdd608SJacky Bai if (type == SECURE) 24058fdd608SJacky Bai return &bl32_image_ep_info; 24158fdd608SJacky Bai 24258fdd608SJacky Bai return NULL; 24358fdd608SJacky Bai } 24458fdd608SJacky Bai 24558fdd608SJacky Bai unsigned int plat_get_syscnt_freq2(void) 24658fdd608SJacky Bai { 24758fdd608SJacky Bai return COUNTER_FREQUENCY; 24858fdd608SJacky Bai } 24999349c8eSJi Luo 25099349c8eSJi Luo #ifdef SPD_trusty 25199349c8eSJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args) 25299349c8eSJi Luo { 25399349c8eSJi Luo args->arg0 = BL32_SIZE; 25499349c8eSJi Luo args->arg1 = BL32_BASE; 25599349c8eSJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 25699349c8eSJi Luo } 25799349c8eSJi Luo #endif 258