158fdd608SJacky Bai /* 2d76f012eSJacky Bai * Copyright 2019-2022 NXP 358fdd608SJacky Bai * 458fdd608SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 558fdd608SJacky Bai */ 658fdd608SJacky Bai 758fdd608SJacky Bai #include <assert.h> 858fdd608SJacky Bai #include <stdbool.h> 958fdd608SJacky Bai 1058fdd608SJacky Bai #include <arch_helpers.h> 1158fdd608SJacky Bai #include <common/bl_common.h> 1258fdd608SJacky Bai #include <common/debug.h> 1358fdd608SJacky Bai #include <context.h> 1458fdd608SJacky Bai #include <drivers/arm/tzc380.h> 1558fdd608SJacky Bai #include <drivers/console.h> 1658fdd608SJacky Bai #include <drivers/generic_delay_timer.h> 1758fdd608SJacky Bai #include <lib/el3_runtime/context_mgmt.h> 1858fdd608SJacky Bai #include <lib/mmio.h> 1958fdd608SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h> 2058fdd608SJacky Bai #include <plat/common/platform.h> 2158fdd608SJacky Bai 2258fdd608SJacky Bai #include <gpc.h> 2358fdd608SJacky Bai #include <imx_aipstz.h> 2458fdd608SJacky Bai #include <imx_uart.h> 2558fdd608SJacky Bai #include <imx_rdc.h> 2658fdd608SJacky Bai #include <imx8m_caam.h> 270a76495bSJacky Bai #include <imx8m_csu.h> 2858fdd608SJacky Bai #include <platform_def.h> 2958fdd608SJacky Bai #include <plat_imx8.h> 3058fdd608SJacky Bai 31*99349c8eSJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 32*99349c8eSJi Luo 3358fdd608SJacky Bai static const mmap_region_t imx_mmap[] = { 3458fdd608SJacky Bai GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, {0}, 3558fdd608SJacky Bai }; 3658fdd608SJacky Bai 3758fdd608SJacky Bai static const struct aipstz_cfg aipstz[] = { 3858fdd608SJacky Bai {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 3958fdd608SJacky Bai {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4058fdd608SJacky Bai {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4158fdd608SJacky Bai {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 4258fdd608SJacky Bai {0}, 4358fdd608SJacky Bai }; 4458fdd608SJacky Bai 4558fdd608SJacky Bai static const struct imx_rdc_cfg rdc[] = { 4658fdd608SJacky Bai /* Master domain assignment */ 47d76f012eSJacky Bai RDC_MDAn(RDC_MDA_M7, DID1), 4858fdd608SJacky Bai 4958fdd608SJacky Bai /* peripherals domain permission */ 50d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), 51d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), 5258fdd608SJacky Bai 5358fdd608SJacky Bai /* memory region */ 5458fdd608SJacky Bai RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff), 5558fdd608SJacky Bai RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff), 5658fdd608SJacky Bai RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff), 5758fdd608SJacky Bai 5858fdd608SJacky Bai /* Sentinel */ 5958fdd608SJacky Bai {0}, 6058fdd608SJacky Bai }; 6158fdd608SJacky Bai 620a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = { 630a76495bSJacky Bai /* peripherals csl setting */ 640a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED), 650a76495bSJacky Bai CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED), 660a76495bSJacky Bai 670a76495bSJacky Bai /* master HP0~1 */ 680a76495bSJacky Bai 690a76495bSJacky Bai /* SA setting */ 700a76495bSJacky Bai 710a76495bSJacky Bai /* HP control setting */ 720a76495bSJacky Bai 730a76495bSJacky Bai /* Sentinel */ 740a76495bSJacky Bai {0} 750a76495bSJacky Bai }; 760a76495bSJacky Bai 770a76495bSJacky Bai 7858fdd608SJacky Bai static entry_point_info_t bl32_image_ep_info; 7958fdd608SJacky Bai static entry_point_info_t bl33_image_ep_info; 8058fdd608SJacky Bai 8158fdd608SJacky Bai /* get SPSR for BL33 entry */ 8258fdd608SJacky Bai static uint32_t get_spsr_for_bl33_entry(void) 8358fdd608SJacky Bai { 8458fdd608SJacky Bai unsigned long el_status; 8558fdd608SJacky Bai unsigned long mode; 8658fdd608SJacky Bai uint32_t spsr; 8758fdd608SJacky Bai 8858fdd608SJacky Bai /* figure out what mode we enter the non-secure world */ 8958fdd608SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 9058fdd608SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK; 9158fdd608SJacky Bai 9258fdd608SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1; 9358fdd608SJacky Bai 9458fdd608SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 9558fdd608SJacky Bai return spsr; 9658fdd608SJacky Bai } 9758fdd608SJacky Bai 9858fdd608SJacky Bai static void bl31_tzc380_setup(void) 9958fdd608SJacky Bai { 10058fdd608SJacky Bai unsigned int val; 10158fdd608SJacky Bai 10258fdd608SJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); 10358fdd608SJacky Bai if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 10458fdd608SJacky Bai return; 10558fdd608SJacky Bai 10658fdd608SJacky Bai tzc380_init(IMX_TZASC_BASE); 10758fdd608SJacky Bai 10858fdd608SJacky Bai /* 10958fdd608SJacky Bai * Need to substact offset 0x40000000 from CPU address when 11058fdd608SJacky Bai * programming tzasc region for i.mx8mn. 11158fdd608SJacky Bai */ 11258fdd608SJacky Bai 11358fdd608SJacky Bai /* Enable 1G-5G S/NS RW */ 11458fdd608SJacky Bai tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 11558fdd608SJacky Bai TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 11658fdd608SJacky Bai } 11758fdd608SJacky Bai 11858fdd608SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 11958fdd608SJacky Bai u_register_t arg2, u_register_t arg3) 12058fdd608SJacky Bai { 12158fdd608SJacky Bai static console_t console; 122d5ede92dSJacky Bai unsigned int val; 12358fdd608SJacky Bai int i; 12458fdd608SJacky Bai 12558fdd608SJacky Bai /* Enable CSU NS access permission */ 12658fdd608SJacky Bai for (i = 0; i < 64; i++) { 12758fdd608SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 12858fdd608SJacky Bai } 12958fdd608SJacky Bai 13058fdd608SJacky Bai imx_aipstz_init(aipstz); 13158fdd608SJacky Bai 13258fdd608SJacky Bai imx_rdc_init(rdc); 13358fdd608SJacky Bai 1340a76495bSJacky Bai imx_csu_init(csu_cfg); 1350a76495bSJacky Bai 1360a76495bSJacky Bai /* config the ocram memory range for secure access */ 137d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1); 138d5ede92dSJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c); 139d5ede92dSJacky Bai mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000); 1400a76495bSJacky Bai 14158fdd608SJacky Bai imx8m_caam_init(); 14258fdd608SJacky Bai 14358fdd608SJacky Bai console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 14458fdd608SJacky Bai IMX_CONSOLE_BAUDRATE, &console); 14558fdd608SJacky Bai /* This console is only used for boot stage */ 14658fdd608SJacky Bai console_set_scope(&console, CONSOLE_FLAG_BOOT); 14758fdd608SJacky Bai 14858fdd608SJacky Bai /* 14958fdd608SJacky Bai * tell BL3-1 where the non-secure software image is located 15058fdd608SJacky Bai * and the entry state information. 15158fdd608SJacky Bai */ 15258fdd608SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 15358fdd608SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 15458fdd608SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 15558fdd608SJacky Bai 156*99349c8eSJi Luo #if defined(SPD_opteed) || defined(SPD_trusty) 15758fdd608SJacky Bai /* Populate entry point information for BL32 */ 15858fdd608SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 15958fdd608SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 16058fdd608SJacky Bai bl32_image_ep_info.pc = BL32_BASE; 16158fdd608SJacky Bai bl32_image_ep_info.spsr = 0; 16258fdd608SJacky Bai 163*99349c8eSJi Luo #ifdef SPD_trusty 164*99349c8eSJi Luo bl32_image_ep_info.args.arg0 = BL32_SIZE; 165*99349c8eSJi Luo bl32_image_ep_info.args.arg1 = BL32_BASE; 166*99349c8eSJi Luo #endif 167*99349c8eSJi Luo 16858fdd608SJacky Bai /* Pass TEE base and size to bl33 */ 16958fdd608SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE; 17058fdd608SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE; 17158fdd608SJacky Bai #endif 17258fdd608SJacky Bai 17358fdd608SJacky Bai bl31_tzc380_setup(); 17458fdd608SJacky Bai } 17558fdd608SJacky Bai 17658fdd608SJacky Bai void bl31_plat_arch_setup(void) 17758fdd608SJacky Bai { 17858fdd608SJacky Bai mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE), 17958fdd608SJacky Bai MT_MEMORY | MT_RW | MT_SECURE); 18058fdd608SJacky Bai mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE), 18158fdd608SJacky Bai MT_MEMORY | MT_RO | MT_SECURE); 18258fdd608SJacky Bai #if USE_COHERENT_MEM 18358fdd608SJacky Bai mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, 18458fdd608SJacky Bai (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE), 18558fdd608SJacky Bai MT_DEVICE | MT_RW | MT_SECURE); 18658fdd608SJacky Bai #endif 187*99349c8eSJi Luo 188*99349c8eSJi Luo /* Map TEE memory */ 189*99349c8eSJi Luo mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW); 190*99349c8eSJi Luo 19158fdd608SJacky Bai mmap_add(imx_mmap); 19258fdd608SJacky Bai 19358fdd608SJacky Bai init_xlat_tables(); 19458fdd608SJacky Bai 19558fdd608SJacky Bai enable_mmu_el3(0); 19658fdd608SJacky Bai } 19758fdd608SJacky Bai 19858fdd608SJacky Bai void bl31_platform_setup(void) 19958fdd608SJacky Bai { 20058fdd608SJacky Bai generic_delay_timer_init(); 20158fdd608SJacky Bai 20258fdd608SJacky Bai /* select the CKIL source to 32K OSC */ 20358fdd608SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 20458fdd608SJacky Bai 20558fdd608SJacky Bai plat_gic_driver_init(); 20658fdd608SJacky Bai plat_gic_init(); 20758fdd608SJacky Bai 20858fdd608SJacky Bai imx_gpc_init(); 20958fdd608SJacky Bai } 21058fdd608SJacky Bai 21158fdd608SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 21258fdd608SJacky Bai { 21358fdd608SJacky Bai if (type == NON_SECURE) 21458fdd608SJacky Bai return &bl33_image_ep_info; 21558fdd608SJacky Bai if (type == SECURE) 21658fdd608SJacky Bai return &bl32_image_ep_info; 21758fdd608SJacky Bai 21858fdd608SJacky Bai return NULL; 21958fdd608SJacky Bai } 22058fdd608SJacky Bai 22158fdd608SJacky Bai unsigned int plat_get_syscnt_freq2(void) 22258fdd608SJacky Bai { 22358fdd608SJacky Bai return COUNTER_FREQUENCY; 22458fdd608SJacky Bai } 225*99349c8eSJi Luo 226*99349c8eSJi Luo #ifdef SPD_trusty 227*99349c8eSJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args) 228*99349c8eSJi Luo { 229*99349c8eSJi Luo args->arg0 = BL32_SIZE; 230*99349c8eSJi Luo args->arg1 = BL32_BASE; 231*99349c8eSJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 232*99349c8eSJi Luo } 233*99349c8eSJi Luo #endif 234