xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mn/imx8mn_bl31_setup.c (revision 2003fa94dc9b9eda575ebfd686308c6f87c366f0)
158fdd608SJacky Bai /*
2d76f012eSJacky Bai  * Copyright 2019-2022 NXP
358fdd608SJacky Bai  *
458fdd608SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
558fdd608SJacky Bai  */
658fdd608SJacky Bai 
758fdd608SJacky Bai #include <assert.h>
858fdd608SJacky Bai #include <stdbool.h>
958fdd608SJacky Bai 
1058fdd608SJacky Bai #include <arch_helpers.h>
1158fdd608SJacky Bai #include <common/bl_common.h>
1258fdd608SJacky Bai #include <common/debug.h>
1358fdd608SJacky Bai #include <context.h>
1458fdd608SJacky Bai #include <drivers/arm/tzc380.h>
1558fdd608SJacky Bai #include <drivers/console.h>
1658fdd608SJacky Bai #include <drivers/generic_delay_timer.h>
1758fdd608SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
1858fdd608SJacky Bai #include <lib/mmio.h>
1958fdd608SJacky Bai #include <lib/xlat_tables/xlat_tables_v2.h>
2058fdd608SJacky Bai #include <plat/common/platform.h>
2158fdd608SJacky Bai 
22*2003fa94SJacky Bai #include <dram.h>
2358fdd608SJacky Bai #include <gpc.h>
2458fdd608SJacky Bai #include <imx_aipstz.h>
2558fdd608SJacky Bai #include <imx_uart.h>
2658fdd608SJacky Bai #include <imx_rdc.h>
2758fdd608SJacky Bai #include <imx8m_caam.h>
280a76495bSJacky Bai #include <imx8m_csu.h>
2958fdd608SJacky Bai #include <platform_def.h>
3058fdd608SJacky Bai #include <plat_imx8.h>
3158fdd608SJacky Bai 
3299349c8eSJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
3399349c8eSJi Luo 
3458fdd608SJacky Bai static const mmap_region_t imx_mmap[] = {
3558fdd608SJacky Bai 	GIC_MAP, AIPS_MAP, OCRAM_S_MAP, DDRC_MAP, {0},
3658fdd608SJacky Bai };
3758fdd608SJacky Bai 
3858fdd608SJacky Bai static const struct aipstz_cfg aipstz[] = {
3958fdd608SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
4058fdd608SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
4158fdd608SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
4258fdd608SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
4358fdd608SJacky Bai 	{0},
4458fdd608SJacky Bai };
4558fdd608SJacky Bai 
4658fdd608SJacky Bai static const struct imx_rdc_cfg rdc[] = {
4758fdd608SJacky Bai 	/* Master domain assignment */
48d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M7, DID1),
4958fdd608SJacky Bai 
5058fdd608SJacky Bai 	/* peripherals domain permission */
51d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
52d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
5358fdd608SJacky Bai 
5458fdd608SJacky Bai 	/* memory region */
5558fdd608SJacky Bai 	RDC_MEM_REGIONn(16, 0x0, 0x0, 0xff),
5658fdd608SJacky Bai 	RDC_MEM_REGIONn(17, 0x0, 0x0, 0xff),
5758fdd608SJacky Bai 	RDC_MEM_REGIONn(18, 0x0, 0x0, 0xff),
5858fdd608SJacky Bai 
5958fdd608SJacky Bai 	/* Sentinel */
6058fdd608SJacky Bai 	{0},
6158fdd608SJacky Bai };
6258fdd608SJacky Bai 
630a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
640a76495bSJacky Bai 	/* peripherals csl setting */
650a76495bSJacky Bai 	CSU_CSLx(CSU_CSL_OCRAM, CSU_SEC_LEVEL_2, UNLOCKED),
660a76495bSJacky Bai 	CSU_CSLx(CSU_CSL_OCRAM_S, CSU_SEC_LEVEL_2, UNLOCKED),
670a76495bSJacky Bai 
680a76495bSJacky Bai 	/* master HP0~1 */
690a76495bSJacky Bai 
700a76495bSJacky Bai 	/* SA setting */
710a76495bSJacky Bai 
720a76495bSJacky Bai 	/* HP control setting */
730a76495bSJacky Bai 
740a76495bSJacky Bai 	/* Sentinel */
750a76495bSJacky Bai 	{0}
760a76495bSJacky Bai };
770a76495bSJacky Bai 
780a76495bSJacky Bai 
7958fdd608SJacky Bai static entry_point_info_t bl32_image_ep_info;
8058fdd608SJacky Bai static entry_point_info_t bl33_image_ep_info;
8158fdd608SJacky Bai 
8258fdd608SJacky Bai /* get SPSR for BL33 entry */
8358fdd608SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
8458fdd608SJacky Bai {
8558fdd608SJacky Bai 	unsigned long el_status;
8658fdd608SJacky Bai 	unsigned long mode;
8758fdd608SJacky Bai 	uint32_t spsr;
8858fdd608SJacky Bai 
8958fdd608SJacky Bai 	/* figure out what mode we enter the non-secure world */
9058fdd608SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
9158fdd608SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
9258fdd608SJacky Bai 
9358fdd608SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
9458fdd608SJacky Bai 
9558fdd608SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
9658fdd608SJacky Bai 	return spsr;
9758fdd608SJacky Bai }
9858fdd608SJacky Bai 
9958fdd608SJacky Bai static void bl31_tzc380_setup(void)
10058fdd608SJacky Bai {
10158fdd608SJacky Bai 	unsigned int val;
10258fdd608SJacky Bai 
10358fdd608SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
10458fdd608SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
10558fdd608SJacky Bai 		return;
10658fdd608SJacky Bai 
10758fdd608SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
10858fdd608SJacky Bai 
10958fdd608SJacky Bai 	/*
11058fdd608SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
11158fdd608SJacky Bai 	 * programming tzasc region for i.mx8mn.
11258fdd608SJacky Bai 	 */
11358fdd608SJacky Bai 
11458fdd608SJacky Bai 	/* Enable 1G-5G S/NS RW */
11558fdd608SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
11658fdd608SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
11758fdd608SJacky Bai }
11858fdd608SJacky Bai 
11958fdd608SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
12058fdd608SJacky Bai 		u_register_t arg2, u_register_t arg3)
12158fdd608SJacky Bai {
12258fdd608SJacky Bai 	static console_t console;
123d5ede92dSJacky Bai 	unsigned int val;
12458fdd608SJacky Bai 	int i;
12558fdd608SJacky Bai 
12658fdd608SJacky Bai 	/* Enable CSU NS access permission */
12758fdd608SJacky Bai 	for (i = 0; i < 64; i++) {
12858fdd608SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
12958fdd608SJacky Bai 	}
13058fdd608SJacky Bai 
13158fdd608SJacky Bai 	imx_aipstz_init(aipstz);
13258fdd608SJacky Bai 
13358fdd608SJacky Bai 	imx_rdc_init(rdc);
13458fdd608SJacky Bai 
1350a76495bSJacky Bai 	imx_csu_init(csu_cfg);
1360a76495bSJacky Bai 
1370a76495bSJacky Bai 	/* config the ocram memory range for secure access */
138d5ede92dSJacky Bai 	mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, 0x4c1);
139d5ede92dSJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x2c);
140d5ede92dSJacky Bai 	mmio_write_32(IMX_IOMUX_GPR_BASE + 0x2c, val | 0x3DFF0000);
1410a76495bSJacky Bai 
14258fdd608SJacky Bai 	imx8m_caam_init();
14358fdd608SJacky Bai 
14458fdd608SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
14558fdd608SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
14658fdd608SJacky Bai 	/* This console is only used for boot stage */
14758fdd608SJacky Bai 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
14858fdd608SJacky Bai 
14958fdd608SJacky Bai 	/*
15058fdd608SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
15158fdd608SJacky Bai 	 * and the entry state information.
15258fdd608SJacky Bai 	 */
15358fdd608SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
15458fdd608SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
15558fdd608SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
15658fdd608SJacky Bai 
15799349c8eSJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
15858fdd608SJacky Bai 	/* Populate entry point information for BL32 */
15958fdd608SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
16058fdd608SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
16158fdd608SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
16258fdd608SJacky Bai 	bl32_image_ep_info.spsr = 0;
16358fdd608SJacky Bai 
16458fdd608SJacky Bai 	/* Pass TEE base and size to bl33 */
16558fdd608SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
16658fdd608SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
16726128912SSilvano di Ninno 
16826128912SSilvano di Ninno #ifdef SPD_trusty
16926128912SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
17026128912SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
17126128912SSilvano di Ninno #else
17226128912SSilvano di Ninno 	/* Make sure memory is clean */
17326128912SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
17426128912SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
17526128912SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
17626128912SSilvano di Ninno #endif
17758fdd608SJacky Bai #endif
17858fdd608SJacky Bai 
17958fdd608SJacky Bai 	bl31_tzc380_setup();
18058fdd608SJacky Bai }
18158fdd608SJacky Bai 
18258fdd608SJacky Bai void bl31_plat_arch_setup(void)
18358fdd608SJacky Bai {
18458fdd608SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
18558fdd608SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
18658fdd608SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
18758fdd608SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
18858fdd608SJacky Bai #if USE_COHERENT_MEM
18958fdd608SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
19058fdd608SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
19158fdd608SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
19258fdd608SJacky Bai #endif
19399349c8eSJi Luo 
19499349c8eSJi Luo 	/* Map TEE memory */
19599349c8eSJi Luo 	mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
19699349c8eSJi Luo 
19758fdd608SJacky Bai 	mmap_add(imx_mmap);
19858fdd608SJacky Bai 
19958fdd608SJacky Bai 	init_xlat_tables();
20058fdd608SJacky Bai 
20158fdd608SJacky Bai 	enable_mmu_el3(0);
20258fdd608SJacky Bai }
20358fdd608SJacky Bai 
20458fdd608SJacky Bai void bl31_platform_setup(void)
20558fdd608SJacky Bai {
20658fdd608SJacky Bai 	generic_delay_timer_init();
20758fdd608SJacky Bai 
20858fdd608SJacky Bai 	/* select the CKIL source to 32K OSC */
20958fdd608SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
21058fdd608SJacky Bai 
211*2003fa94SJacky Bai 	/* Init the dram info */
212*2003fa94SJacky Bai 	dram_info_init(SAVED_DRAM_TIMING_BASE);
213*2003fa94SJacky Bai 
21458fdd608SJacky Bai 	plat_gic_driver_init();
21558fdd608SJacky Bai 	plat_gic_init();
21658fdd608SJacky Bai 
21758fdd608SJacky Bai 	imx_gpc_init();
21858fdd608SJacky Bai }
21958fdd608SJacky Bai 
22058fdd608SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
22158fdd608SJacky Bai {
22258fdd608SJacky Bai 	if (type == NON_SECURE)
22358fdd608SJacky Bai 		return &bl33_image_ep_info;
22458fdd608SJacky Bai 	if (type == SECURE)
22558fdd608SJacky Bai 		return &bl32_image_ep_info;
22658fdd608SJacky Bai 
22758fdd608SJacky Bai 	return NULL;
22858fdd608SJacky Bai }
22958fdd608SJacky Bai 
23058fdd608SJacky Bai unsigned int plat_get_syscnt_freq2(void)
23158fdd608SJacky Bai {
23258fdd608SJacky Bai 	return COUNTER_FREQUENCY;
23358fdd608SJacky Bai }
23499349c8eSJi Luo 
23599349c8eSJi Luo #ifdef SPD_trusty
23699349c8eSJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
23799349c8eSJi Luo {
23899349c8eSJi Luo 	args->arg0 = BL32_SIZE;
23999349c8eSJi Luo 	args->arg1 = BL32_BASE;
24099349c8eSJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
24199349c8eSJi Luo }
24299349c8eSJi Luo #endif
243