xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl2_el3_setup.c (revision caf8fdb712e3491737be2e75e3fb2c3390cf03e0)
1ad329e50SYing-Chun Liu (PaulLiu) /*
2ad329e50SYing-Chun Liu (PaulLiu)  * Copyright 2017-2021 NXP
3ad329e50SYing-Chun Liu (PaulLiu)  * Copyright 2021 Arm
4ad329e50SYing-Chun Liu (PaulLiu)  *
5ad329e50SYing-Chun Liu (PaulLiu)  * SPDX-License-Identifier: BSD-3-Clause
6ad329e50SYing-Chun Liu (PaulLiu)  */
7ad329e50SYing-Chun Liu (PaulLiu) 
8ad329e50SYing-Chun Liu (PaulLiu) #include <assert.h>
9ad329e50SYing-Chun Liu (PaulLiu) 
10ad329e50SYing-Chun Liu (PaulLiu) #include <arch_helpers.h>
11ad329e50SYing-Chun Liu (PaulLiu) #include <common/bl_common.h>
12ad329e50SYing-Chun Liu (PaulLiu) #include <common/debug.h>
13ad329e50SYing-Chun Liu (PaulLiu) #include <common/desc_image_load.h>
14ad329e50SYing-Chun Liu (PaulLiu) #include <context.h>
15ad329e50SYing-Chun Liu (PaulLiu) #include <drivers/console.h>
16ad329e50SYing-Chun Liu (PaulLiu) #include <drivers/generic_delay_timer.h>
17ad329e50SYing-Chun Liu (PaulLiu) #include <drivers/mmc.h>
18ad329e50SYing-Chun Liu (PaulLiu) #include <lib/mmio.h>
19ad329e50SYing-Chun Liu (PaulLiu) #include <lib/optee_utils.h>
20ad329e50SYing-Chun Liu (PaulLiu) #include <lib/utils.h>
21ad329e50SYing-Chun Liu (PaulLiu) #include <stdbool.h>
22ad329e50SYing-Chun Liu (PaulLiu) #include <tbbr_img_def.h>
23ad329e50SYing-Chun Liu (PaulLiu) 
24ad329e50SYing-Chun Liu (PaulLiu) #include <imx_aipstz.h>
25ad329e50SYing-Chun Liu (PaulLiu) #include <imx_csu.h>
26ad329e50SYing-Chun Liu (PaulLiu) #include <imx_uart.h>
27ad329e50SYing-Chun Liu (PaulLiu) #include <imx_usdhc.h>
28ad329e50SYing-Chun Liu (PaulLiu) #include <plat/common/platform.h>
29ad329e50SYing-Chun Liu (PaulLiu) 
30ad329e50SYing-Chun Liu (PaulLiu) #include "imx8mm_private.h"
31ad329e50SYing-Chun Liu (PaulLiu) #include "platform_def.h"
32ad329e50SYing-Chun Liu (PaulLiu) 
33ad329e50SYing-Chun Liu (PaulLiu) static const struct aipstz_cfg aipstz[] = {
34ad329e50SYing-Chun Liu (PaulLiu) 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
35ad329e50SYing-Chun Liu (PaulLiu) 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
36ad329e50SYing-Chun Liu (PaulLiu) 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
37ad329e50SYing-Chun Liu (PaulLiu) 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
38ad329e50SYing-Chun Liu (PaulLiu) 	{0},
39ad329e50SYing-Chun Liu (PaulLiu) };
40ad329e50SYing-Chun Liu (PaulLiu) 
imx8mm_usdhc_setup(void)41ad329e50SYing-Chun Liu (PaulLiu) static void imx8mm_usdhc_setup(void)
42ad329e50SYing-Chun Liu (PaulLiu) {
43ad329e50SYing-Chun Liu (PaulLiu) 	imx_usdhc_params_t params;
44ad329e50SYing-Chun Liu (PaulLiu) 	struct mmc_device_info info;
45ad329e50SYing-Chun Liu (PaulLiu) 
46ad329e50SYing-Chun Liu (PaulLiu) 	params.reg_base = PLAT_IMX8MM_BOOT_MMC_BASE;
47ad329e50SYing-Chun Liu (PaulLiu) 	/*
48ad329e50SYing-Chun Liu (PaulLiu) 	   The imx8mm SD Card Speed modes for USDHC2
49ad329e50SYing-Chun Liu (PaulLiu) 	   +--------------+--------------------+--------------+--------------+
50ad329e50SYing-Chun Liu (PaulLiu) 	   |Bus Speed Mode|Max. Clock Frequency|Max. Bus Speed|Signal Voltage|
51ad329e50SYing-Chun Liu (PaulLiu) 	   +--------------+--------------------+--------------+--------------+
52ad329e50SYing-Chun Liu (PaulLiu) 	   |Default Speed | 25 MHz             | 12.5 MB/s    | 3.3V         |
53ad329e50SYing-Chun Liu (PaulLiu) 	   |High Speed    | 50 MHz             | 25 MB/s      | 3.3V         |
54ad329e50SYing-Chun Liu (PaulLiu) 	   +--------------+--------------------+--------------+--------------+
55ad329e50SYing-Chun Liu (PaulLiu) 
56ad329e50SYing-Chun Liu (PaulLiu) 	   We pick 50 Mhz here for High Speed access.
57ad329e50SYing-Chun Liu (PaulLiu) 	*/
58ad329e50SYing-Chun Liu (PaulLiu) 	params.clk_rate = 50000000;
59ad329e50SYing-Chun Liu (PaulLiu) 	params.bus_width = MMC_BUS_WIDTH_1;
60ad329e50SYing-Chun Liu (PaulLiu) 	params.flags = 0;
61ad329e50SYing-Chun Liu (PaulLiu) 	info.mmc_dev_type = MMC_IS_SD;
62ad329e50SYing-Chun Liu (PaulLiu) 	info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
63ad329e50SYing-Chun Liu (PaulLiu) 	imx_usdhc_init(&params, &info);
64ad329e50SYing-Chun Liu (PaulLiu) }
65ad329e50SYing-Chun Liu (PaulLiu) 
bl2_el3_early_platform_setup(u_register_t arg1,u_register_t arg2,u_register_t arg3,u_register_t arg4)66ad329e50SYing-Chun Liu (PaulLiu) void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2,
67ad329e50SYing-Chun Liu (PaulLiu) 				  u_register_t arg3, u_register_t arg4)
68ad329e50SYing-Chun Liu (PaulLiu) {
69ad329e50SYing-Chun Liu (PaulLiu) 	int i;
70ad329e50SYing-Chun Liu (PaulLiu) 	static console_t console;
71ad329e50SYing-Chun Liu (PaulLiu) 
72ad329e50SYing-Chun Liu (PaulLiu) 	/* enable CSU NS access permission */
73ad329e50SYing-Chun Liu (PaulLiu) 	for (i = 0; i < MAX_CSU_NUM; i++) {
74ad329e50SYing-Chun Liu (PaulLiu) 		mmio_write_32(IMX_CSU_BASE + i * 4, CSU_CSL_OPEN_ACCESS);
75ad329e50SYing-Chun Liu (PaulLiu) 	}
76ad329e50SYing-Chun Liu (PaulLiu) 
77ad329e50SYing-Chun Liu (PaulLiu) 	/* config the aips access permission */
78ad329e50SYing-Chun Liu (PaulLiu) 	imx_aipstz_init(aipstz);
79ad329e50SYing-Chun Liu (PaulLiu) 
80ad329e50SYing-Chun Liu (PaulLiu) 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
81ad329e50SYing-Chun Liu (PaulLiu) 		IMX_CONSOLE_BAUDRATE, &console);
82ad329e50SYing-Chun Liu (PaulLiu) 
83ad329e50SYing-Chun Liu (PaulLiu) 	generic_delay_timer_init();
84ad329e50SYing-Chun Liu (PaulLiu) 
85ad329e50SYing-Chun Liu (PaulLiu) 	/* select the CKIL source to 32K OSC */
86ad329e50SYing-Chun Liu (PaulLiu) 	mmio_write_32(0x30360124, 0x1);
87ad329e50SYing-Chun Liu (PaulLiu) 
88ad329e50SYing-Chun Liu (PaulLiu) 	imx8mm_usdhc_setup();
89ad329e50SYing-Chun Liu (PaulLiu) 
90ad329e50SYing-Chun Liu (PaulLiu) 	/* Open handles to a FIP image */
91*81d1d86cSYing-Chun Liu (PaulLiu) 	plat_imx_io_setup();
92ad329e50SYing-Chun Liu (PaulLiu) }
93ad329e50SYing-Chun Liu (PaulLiu) 
bl2_el3_plat_arch_setup(void)94ad329e50SYing-Chun Liu (PaulLiu) void bl2_el3_plat_arch_setup(void)
95ad329e50SYing-Chun Liu (PaulLiu) {
96ad329e50SYing-Chun Liu (PaulLiu) }
97ad329e50SYing-Chun Liu (PaulLiu) 
bl2_platform_setup(void)98ad329e50SYing-Chun Liu (PaulLiu) void bl2_platform_setup(void)
99ad329e50SYing-Chun Liu (PaulLiu) {
100ad329e50SYing-Chun Liu (PaulLiu) }
101ad329e50SYing-Chun Liu (PaulLiu) 
bl2_plat_handle_post_image_load(unsigned int image_id)102ad329e50SYing-Chun Liu (PaulLiu) int bl2_plat_handle_post_image_load(unsigned int image_id)
103ad329e50SYing-Chun Liu (PaulLiu) {
104ad329e50SYing-Chun Liu (PaulLiu) 	int err = 0;
105ad329e50SYing-Chun Liu (PaulLiu) 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
106ad329e50SYing-Chun Liu (PaulLiu) 	bl_mem_params_node_t *pager_mem_params = NULL;
107ad329e50SYing-Chun Liu (PaulLiu) 	bl_mem_params_node_t *paged_mem_params = NULL;
108ad329e50SYing-Chun Liu (PaulLiu) 
109ad329e50SYing-Chun Liu (PaulLiu) 	assert(bl_mem_params);
110ad329e50SYing-Chun Liu (PaulLiu) 
111ad329e50SYing-Chun Liu (PaulLiu) 	switch (image_id) {
112ad329e50SYing-Chun Liu (PaulLiu) 	case BL32_IMAGE_ID:
113ad329e50SYing-Chun Liu (PaulLiu) 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
114ad329e50SYing-Chun Liu (PaulLiu) 		assert(pager_mem_params);
115ad329e50SYing-Chun Liu (PaulLiu) 
116ad329e50SYing-Chun Liu (PaulLiu) 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
117ad329e50SYing-Chun Liu (PaulLiu) 		assert(paged_mem_params);
118ad329e50SYing-Chun Liu (PaulLiu) 
119ad329e50SYing-Chun Liu (PaulLiu) 		err = parse_optee_header(&bl_mem_params->ep_info,
120ad329e50SYing-Chun Liu (PaulLiu) 					 &pager_mem_params->image_info,
121ad329e50SYing-Chun Liu (PaulLiu) 					 &paged_mem_params->image_info);
122ad329e50SYing-Chun Liu (PaulLiu) 		if (err != 0) {
123ad329e50SYing-Chun Liu (PaulLiu) 			WARN("OPTEE header parse error.\n");
124ad329e50SYing-Chun Liu (PaulLiu) 		}
125ad329e50SYing-Chun Liu (PaulLiu) 
126ad329e50SYing-Chun Liu (PaulLiu) 		break;
127ad329e50SYing-Chun Liu (PaulLiu) 	default:
128ad329e50SYing-Chun Liu (PaulLiu) 		/* Do nothing in default case */
129ad329e50SYing-Chun Liu (PaulLiu) 		break;
130ad329e50SYing-Chun Liu (PaulLiu) 	}
131ad329e50SYing-Chun Liu (PaulLiu) 
132ad329e50SYing-Chun Liu (PaulLiu) 	return err;
133ad329e50SYing-Chun Liu (PaulLiu) }
134ad329e50SYing-Chun Liu (PaulLiu) 
plat_get_syscnt_freq2(void)135ad329e50SYing-Chun Liu (PaulLiu) unsigned int plat_get_syscnt_freq2(void)
136ad329e50SYing-Chun Liu (PaulLiu) {
137ad329e50SYing-Chun Liu (PaulLiu) 	return COUNTER_FREQUENCY;
138ad329e50SYing-Chun Liu (PaulLiu) }
139ad329e50SYing-Chun Liu (PaulLiu) 
bl2_plat_runtime_setup(void)140ad329e50SYing-Chun Liu (PaulLiu) void bl2_plat_runtime_setup(void)
141ad329e50SYing-Chun Liu (PaulLiu) {
142ad329e50SYing-Chun Liu (PaulLiu) 	return;
143ad329e50SYing-Chun Liu (PaulLiu) }
144