xref: /rk3399_ARM-atf/plat/imx/imx8m/gpc_common.c (revision fe5e1c145a43f4a07c306535e3f295d88f5a5ec9)
1e8837b0aSJacky Bai /*
2e8837b0aSJacky Bai  * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3e8837b0aSJacky Bai  *
4e8837b0aSJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5e8837b0aSJacky Bai  */
6e8837b0aSJacky Bai 
7e8837b0aSJacky Bai #include <stdbool.h>
8e8837b0aSJacky Bai 
9e8837b0aSJacky Bai #include <arch.h>
10e8837b0aSJacky Bai #include <arch_helpers.h>
11e8837b0aSJacky Bai #include <common/debug.h>
12e8837b0aSJacky Bai #include <lib/mmio.h>
13e8837b0aSJacky Bai #include <lib/psci/psci.h>
14e8837b0aSJacky Bai 
15e8837b0aSJacky Bai #include <gpc.h>
16e8837b0aSJacky Bai #include <imx8m_psci.h>
17e8837b0aSJacky Bai #include <plat_imx8.h>
18e8837b0aSJacky Bai 
19fb9212beSJacky Bai static uint32_t gpc_imr_offset[] = { IMR1_CORE0_A53, IMR1_CORE1_A53, IMR1_CORE2_A53, IMR1_CORE3_A53, };
20e8837b0aSJacky Bai 
21*fe5e1c14SJacky Bai DEFINE_BAKERY_LOCK(gpc_lock);
22*fe5e1c14SJacky Bai 
23e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_off
24e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_on
25e8837b0aSJacky Bai #pragma weak imx_set_cpu_lpm
26e8837b0aSJacky Bai #pragma weak imx_set_cluster_powerdown
27e8837b0aSJacky Bai 
28e8837b0aSJacky Bai void imx_set_cpu_secure_entry(unsigned int core_id, uintptr_t sec_entrypoint)
29e8837b0aSJacky Bai {
30e8837b0aSJacky Bai 	uint64_t temp_base;
31e8837b0aSJacky Bai 
32e8837b0aSJacky Bai 	temp_base = (uint64_t) sec_entrypoint;
33e8837b0aSJacky Bai 	temp_base >>= 2;
34e8837b0aSJacky Bai 
35e8837b0aSJacky Bai 	mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3),
36e8837b0aSJacky Bai 		((uint32_t)(temp_base >> 22) & 0xffff));
37e8837b0aSJacky Bai 	mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3) + 4,
38e8837b0aSJacky Bai 		((uint32_t)temp_base & 0x003fffff));
39e8837b0aSJacky Bai }
40e8837b0aSJacky Bai 
41e8837b0aSJacky Bai void imx_set_cpu_pwr_off(unsigned int core_id)
42e8837b0aSJacky Bai {
43*fe5e1c14SJacky Bai 
44*fe5e1c14SJacky Bai 	bakery_lock_get(&gpc_lock);
45*fe5e1c14SJacky Bai 
46e8837b0aSJacky Bai 	/* enable the wfi power down of the core */
47e8837b0aSJacky Bai 	mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id));
48*fe5e1c14SJacky Bai 
49*fe5e1c14SJacky Bai 	bakery_lock_release(&gpc_lock);
50*fe5e1c14SJacky Bai 
51e8837b0aSJacky Bai 	/* assert the pcg pcr bit of the core */
52e8837b0aSJacky Bai 	mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
53e8837b0aSJacky Bai }
54e8837b0aSJacky Bai 
55e8837b0aSJacky Bai void imx_set_cpu_pwr_on(unsigned int core_id)
56e8837b0aSJacky Bai {
57*fe5e1c14SJacky Bai 	bakery_lock_get(&gpc_lock);
58*fe5e1c14SJacky Bai 
59e8837b0aSJacky Bai 	/* clear the wfi power down bit of the core */
60e8837b0aSJacky Bai 	mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id));
61*fe5e1c14SJacky Bai 
62*fe5e1c14SJacky Bai 	bakery_lock_release(&gpc_lock);
63*fe5e1c14SJacky Bai 
64e8837b0aSJacky Bai 	/* assert the ncpuporeset */
65e8837b0aSJacky Bai 	mmio_clrbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id));
66e8837b0aSJacky Bai 	/* assert the pcg pcr bit of the core */
67e8837b0aSJacky Bai 	mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
68e8837b0aSJacky Bai 	/* sw power up the core */
69e8837b0aSJacky Bai 	mmio_setbits_32(IMX_GPC_BASE + CPU_PGC_UP_TRG, (1 << core_id));
70e8837b0aSJacky Bai 
71e8837b0aSJacky Bai 	/* wait for the power up finished */
72e8837b0aSJacky Bai 	while ((mmio_read_32(IMX_GPC_BASE + CPU_PGC_UP_TRG) & (1 << core_id)) != 0)
73e8837b0aSJacky Bai 		;
74e8837b0aSJacky Bai 
75e8837b0aSJacky Bai 	/* deassert the pcg pcr bit of the core */
76e8837b0aSJacky Bai 	mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
77e8837b0aSJacky Bai 	/* deassert the ncpuporeset */
78e8837b0aSJacky Bai 	mmio_setbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id));
79e8837b0aSJacky Bai }
80e8837b0aSJacky Bai 
81e8837b0aSJacky Bai void imx_set_cpu_lpm(unsigned int core_id, bool pdn)
82e8837b0aSJacky Bai {
83*fe5e1c14SJacky Bai 	bakery_lock_get(&gpc_lock);
84*fe5e1c14SJacky Bai 
85e8837b0aSJacky Bai 	if (pdn) {
86e8837b0aSJacky Bai 		/* enable the core WFI PDN & IRQ PUP */
87e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
88e8837b0aSJacky Bai 				COREx_IRQ_WUP(core_id));
89e8837b0aSJacky Bai 		/* assert the pcg pcr bit of the core */
90e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
91e8837b0aSJacky Bai 	} else {
92e8837b0aSJacky Bai 		/* disbale CORE WFI PDN & IRQ PUP */
93e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) |
94e8837b0aSJacky Bai 				COREx_IRQ_WUP(core_id));
95e8837b0aSJacky Bai 		/* deassert the pcg pcr bit of the core */
96e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1);
97e8837b0aSJacky Bai 	}
98*fe5e1c14SJacky Bai 
99*fe5e1c14SJacky Bai 	bakery_lock_release(&gpc_lock);
100e8837b0aSJacky Bai }
101e8837b0aSJacky Bai 
102e8837b0aSJacky Bai /*
103e8837b0aSJacky Bai  * the plat and noc can only be power up & down by slot method,
104e8837b0aSJacky Bai  * slot0: plat power down; slot1: noc power down; slot2: noc power up;
105e8837b0aSJacky Bai  * slot3: plat power up. plat's pup&pdn ack is used by default. if
106e8837b0aSJacky Bai  * noc is config to power down, then noc's pdn ack should be used.
107e8837b0aSJacky Bai  */
108e8837b0aSJacky Bai static void imx_a53_plat_slot_config(bool pdn)
109e8837b0aSJacky Bai {
110e8837b0aSJacky Bai 	if (pdn) {
111e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL);
112e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL);
113e8837b0aSJacky Bai 		mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_PLAT_PDN_ACK |
114e8837b0aSJacky Bai 			A53_PLAT_PUP_ACK);
115e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1);
116e8837b0aSJacky Bai 	} else {
117e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL);
118e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL);
119e8837b0aSJacky Bai 		mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_DUMMY_PUP_ACK |
120e8837b0aSJacky Bai 			A53_DUMMY_PDN_ACK);
121e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1);
122e8837b0aSJacky Bai 	}
123e8837b0aSJacky Bai }
124e8837b0aSJacky Bai 
125e8837b0aSJacky Bai void imx_set_cluster_standby(bool enter)
126e8837b0aSJacky Bai {
127e8837b0aSJacky Bai 	/*
128e8837b0aSJacky Bai 	 * Enable BIT 6 of A53 AD register to make sure system
129e8837b0aSJacky Bai 	 * don't enter LPM mode.
130e8837b0aSJacky Bai 	 */
131e8837b0aSJacky Bai 	if (enter)
132e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6));
133e8837b0aSJacky Bai 	else
134e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6));
135e8837b0aSJacky Bai }
136e8837b0aSJacky Bai 
137e8837b0aSJacky Bai /* i.mx8mq need to override it */
138e8837b0aSJacky Bai void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state)
139e8837b0aSJacky Bai {
140e8837b0aSJacky Bai 	uint32_t val;
141e8837b0aSJacky Bai 
142e8837b0aSJacky Bai 	if (!is_local_state_run(power_state)) {
143e8837b0aSJacky Bai 		/* config C0~1's LPM, enable a53 clock off in LPM */
144e8837b0aSJacky Bai 		mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CLK_ON_LPM,
145e8837b0aSJacky Bai 			LPM_MODE(power_state));
146e8837b0aSJacky Bai 		/* config C2-3's LPM */
147e8837b0aSJacky Bai 		mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, LPM_MODE(power_state));
148e8837b0aSJacky Bai 
149e8837b0aSJacky Bai 		/* enable PLAT/SCU power down */
150e8837b0aSJacky Bai 		val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD);
151e8837b0aSJacky Bai 		val &= ~EN_L2_WFI_PDN;
152e8837b0aSJacky Bai 		/* L2 cache memory is on in WAIT mode */
1539eb1bb63SJacky Bai 		if (is_local_state_off(power_state)) {
154e8837b0aSJacky Bai 			val |= (L2PGE | EN_PLAT_PDN);
1559eb1bb63SJacky Bai 			imx_a53_plat_slot_config(true);
1569eb1bb63SJacky Bai 		}
157e8837b0aSJacky Bai 
158e8837b0aSJacky Bai 		mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val);
159e8837b0aSJacky Bai 	} else {
160e8837b0aSJacky Bai 		/* clear the slot and ack for cluster power down */
161e8837b0aSJacky Bai 		imx_a53_plat_slot_config(false);
162e8837b0aSJacky Bai 		/* reverse the cluster level setting */
163e8837b0aSJacky Bai 		mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, 0xf, A53_CLK_ON_LPM);
164e8837b0aSJacky Bai 		mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, 0xf);
165e8837b0aSJacky Bai 
166e8837b0aSJacky Bai 		/* clear PLAT/SCU power down */
167e8837b0aSJacky Bai 		mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_AD, (L2PGE | EN_PLAT_PDN),
168e8837b0aSJacky Bai 			EN_L2_WFI_PDN);
169e8837b0aSJacky Bai 	}
170e8837b0aSJacky Bai }
171e8837b0aSJacky Bai 
172e8837b0aSJacky Bai static unsigned int gicd_read_isenabler(uintptr_t base, unsigned int id)
173e8837b0aSJacky Bai {
174e8837b0aSJacky Bai 	unsigned int n = id >> ISENABLER_SHIFT;
175e8837b0aSJacky Bai 
176e8837b0aSJacky Bai 	return mmio_read_32(base + GICD_ISENABLER + (n << 2));
177e8837b0aSJacky Bai }
178e8837b0aSJacky Bai 
179e8837b0aSJacky Bai /*
180e8837b0aSJacky Bai  * gic's clock will be gated in system suspend, so gic has no ability to
181e8837b0aSJacky Bai  * to wakeup the system, we need to config the imr based on the irq
182e8837b0aSJacky Bai  * enable status in gic, then gpc will monitor the wakeup irq
183e8837b0aSJacky Bai  */
184e8837b0aSJacky Bai void imx_set_sys_wakeup(unsigned int last_core, bool pdn)
185e8837b0aSJacky Bai {
186e8837b0aSJacky Bai 	uint32_t irq_mask;
187e8837b0aSJacky Bai 	uintptr_t gicd_base = PLAT_GICD_BASE;
188e8837b0aSJacky Bai 
189e8837b0aSJacky Bai 	if (pdn)
190e8837b0aSJacky Bai 		mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CORE_WUP_SRC(last_core),
191e8837b0aSJacky Bai 			IRQ_SRC_A53_WUP);
192e8837b0aSJacky Bai 	else
193e8837b0aSJacky Bai 		mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, IRQ_SRC_A53_WUP,
194e8837b0aSJacky Bai 			A53_CORE_WUP_SRC(last_core));
195e8837b0aSJacky Bai 
196e8837b0aSJacky Bai 	/* clear last core's IMR based on GIC's mask setting */
197e8837b0aSJacky Bai 	for (int i = 0; i < IRQ_IMR_NUM; i++) {
198e8837b0aSJacky Bai 		if (pdn)
199e8837b0aSJacky Bai 			/* set the wakeup irq base GIC */
200e8837b0aSJacky Bai 			irq_mask = ~gicd_read_isenabler(gicd_base, 32 * (i + 1));
201e8837b0aSJacky Bai 		else
202e8837b0aSJacky Bai 			irq_mask = IMR_MASK_ALL;
203e8837b0aSJacky Bai 
204e8837b0aSJacky Bai 		mmio_write_32(IMX_GPC_BASE + gpc_imr_offset[last_core] + i * 4,
205e8837b0aSJacky Bai 			      irq_mask);
206e8837b0aSJacky Bai 	}
207e8837b0aSJacky Bai }
208e8837b0aSJacky Bai 
209e8837b0aSJacky Bai #pragma weak imx_noc_slot_config
210e8837b0aSJacky Bai /*
211e8837b0aSJacky Bai  * this function only need to be override by platform
212e8837b0aSJacky Bai  * that support noc power down, for example: imx8mm.
213e8837b0aSJacky Bai  *  otherwize, keep it empty.
214e8837b0aSJacky Bai  */
215e8837b0aSJacky Bai void imx_noc_slot_config(bool pdn)
216e8837b0aSJacky Bai {
217e8837b0aSJacky Bai 
218e8837b0aSJacky Bai }
219e8837b0aSJacky Bai 
220e8837b0aSJacky Bai /* this is common for all imx8m soc */
221e8837b0aSJacky Bai void imx_set_sys_lpm(unsigned int last_core, bool retention)
222e8837b0aSJacky Bai {
223e8837b0aSJacky Bai 	uint32_t val;
224e8837b0aSJacky Bai 
225e8837b0aSJacky Bai 	val = mmio_read_32(IMX_GPC_BASE + SLPCR);
226e8837b0aSJacky Bai 	val &= ~(SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS |
227e8837b0aSJacky Bai 		 SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE);
228e8837b0aSJacky Bai 
229e8837b0aSJacky Bai 	if (retention)
230e8837b0aSJacky Bai 		val |= (SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS |
231e8837b0aSJacky Bai 			SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE);
232e8837b0aSJacky Bai 
233e8837b0aSJacky Bai 	mmio_write_32(IMX_GPC_BASE + SLPCR, val);
234e8837b0aSJacky Bai 
235e8837b0aSJacky Bai 	/* config the noc power down */
236e8837b0aSJacky Bai 	imx_noc_slot_config(retention);
237e8837b0aSJacky Bai 
238e8837b0aSJacky Bai 	/* config wakeup irqs' mask in gpc */
239e8837b0aSJacky Bai 	imx_set_sys_wakeup(last_core, retention);
240e8837b0aSJacky Bai }
241e8837b0aSJacky Bai 
242e8837b0aSJacky Bai void imx_set_rbc_count(void)
243e8837b0aSJacky Bai {
244e8837b0aSJacky Bai 	mmio_setbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN |
245e8837b0aSJacky Bai 		(0x8 << SLPCR_RBC_COUNT_SHIFT));
246e8837b0aSJacky Bai }
247e8837b0aSJacky Bai 
248e8837b0aSJacky Bai void imx_clear_rbc_count(void)
249e8837b0aSJacky Bai {
250e8837b0aSJacky Bai 	mmio_clrbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN |
251e8837b0aSJacky Bai 		(0x3f << SLPCR_RBC_COUNT_SHIFT));
252e8837b0aSJacky Bai }
253