1e8837b0aSJacky Bai /* 2e8837b0aSJacky Bai * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. 3e8837b0aSJacky Bai * 4e8837b0aSJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5e8837b0aSJacky Bai */ 6e8837b0aSJacky Bai 7e8837b0aSJacky Bai #include <stdbool.h> 8e8837b0aSJacky Bai 9e8837b0aSJacky Bai #include <arch.h> 10e8837b0aSJacky Bai #include <arch_helpers.h> 11e8837b0aSJacky Bai #include <common/debug.h> 12e8837b0aSJacky Bai #include <lib/mmio.h> 13e8837b0aSJacky Bai #include <lib/psci/psci.h> 14e8837b0aSJacky Bai 15e8837b0aSJacky Bai #include <gpc.h> 16e8837b0aSJacky Bai #include <imx8m_psci.h> 17e8837b0aSJacky Bai #include <plat_imx8.h> 18e8837b0aSJacky Bai 19e8837b0aSJacky Bai static uint32_t gpc_imr_offset[] = { 0x30, 0x40, 0x1c0, 0x1d0, }; 20e8837b0aSJacky Bai 21e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_off 22e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_on 23e8837b0aSJacky Bai #pragma weak imx_set_cpu_lpm 24e8837b0aSJacky Bai #pragma weak imx_set_cluster_powerdown 25e8837b0aSJacky Bai 26e8837b0aSJacky Bai void imx_set_cpu_secure_entry(unsigned int core_id, uintptr_t sec_entrypoint) 27e8837b0aSJacky Bai { 28e8837b0aSJacky Bai uint64_t temp_base; 29e8837b0aSJacky Bai 30e8837b0aSJacky Bai temp_base = (uint64_t) sec_entrypoint; 31e8837b0aSJacky Bai temp_base >>= 2; 32e8837b0aSJacky Bai 33e8837b0aSJacky Bai mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3), 34e8837b0aSJacky Bai ((uint32_t)(temp_base >> 22) & 0xffff)); 35e8837b0aSJacky Bai mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3) + 4, 36e8837b0aSJacky Bai ((uint32_t)temp_base & 0x003fffff)); 37e8837b0aSJacky Bai } 38e8837b0aSJacky Bai 39e8837b0aSJacky Bai void imx_set_cpu_pwr_off(unsigned int core_id) 40e8837b0aSJacky Bai { 41e8837b0aSJacky Bai /* enable the wfi power down of the core */ 42e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id)); 43e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 44e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 45e8837b0aSJacky Bai } 46e8837b0aSJacky Bai 47e8837b0aSJacky Bai void imx_set_cpu_pwr_on(unsigned int core_id) 48e8837b0aSJacky Bai { 49e8837b0aSJacky Bai /* clear the wfi power down bit of the core */ 50e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id)); 51e8837b0aSJacky Bai /* assert the ncpuporeset */ 52e8837b0aSJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); 53e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 54e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 55e8837b0aSJacky Bai /* sw power up the core */ 56e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + CPU_PGC_UP_TRG, (1 << core_id)); 57e8837b0aSJacky Bai 58e8837b0aSJacky Bai /* wait for the power up finished */ 59e8837b0aSJacky Bai while ((mmio_read_32(IMX_GPC_BASE + CPU_PGC_UP_TRG) & (1 << core_id)) != 0) 60e8837b0aSJacky Bai ; 61e8837b0aSJacky Bai 62e8837b0aSJacky Bai /* deassert the pcg pcr bit of the core */ 63e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 64e8837b0aSJacky Bai /* deassert the ncpuporeset */ 65e8837b0aSJacky Bai mmio_setbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); 66e8837b0aSJacky Bai } 67e8837b0aSJacky Bai 68e8837b0aSJacky Bai void imx_set_cpu_lpm(unsigned int core_id, bool pdn) 69e8837b0aSJacky Bai { 70e8837b0aSJacky Bai if (pdn) { 71e8837b0aSJacky Bai /* enable the core WFI PDN & IRQ PUP */ 72e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) | 73e8837b0aSJacky Bai COREx_IRQ_WUP(core_id)); 74e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 75e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 76e8837b0aSJacky Bai } else { 77e8837b0aSJacky Bai /* disbale CORE WFI PDN & IRQ PUP */ 78e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) | 79e8837b0aSJacky Bai COREx_IRQ_WUP(core_id)); 80e8837b0aSJacky Bai /* deassert the pcg pcr bit of the core */ 81e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 82e8837b0aSJacky Bai } 83e8837b0aSJacky Bai } 84e8837b0aSJacky Bai 85e8837b0aSJacky Bai /* 86e8837b0aSJacky Bai * the plat and noc can only be power up & down by slot method, 87e8837b0aSJacky Bai * slot0: plat power down; slot1: noc power down; slot2: noc power up; 88e8837b0aSJacky Bai * slot3: plat power up. plat's pup&pdn ack is used by default. if 89e8837b0aSJacky Bai * noc is config to power down, then noc's pdn ack should be used. 90e8837b0aSJacky Bai */ 91e8837b0aSJacky Bai static void imx_a53_plat_slot_config(bool pdn) 92e8837b0aSJacky Bai { 93e8837b0aSJacky Bai if (pdn) { 94e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL); 95e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL); 96e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_PLAT_PDN_ACK | 97e8837b0aSJacky Bai A53_PLAT_PUP_ACK); 98e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1); 99e8837b0aSJacky Bai } else { 100e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL); 101e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL); 102e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_DUMMY_PUP_ACK | 103e8837b0aSJacky Bai A53_DUMMY_PDN_ACK); 104e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1); 105e8837b0aSJacky Bai } 106e8837b0aSJacky Bai } 107e8837b0aSJacky Bai 108e8837b0aSJacky Bai void imx_set_cluster_standby(bool enter) 109e8837b0aSJacky Bai { 110e8837b0aSJacky Bai /* 111e8837b0aSJacky Bai * Enable BIT 6 of A53 AD register to make sure system 112e8837b0aSJacky Bai * don't enter LPM mode. 113e8837b0aSJacky Bai */ 114e8837b0aSJacky Bai if (enter) 115e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6)); 116e8837b0aSJacky Bai else 117e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6)); 118e8837b0aSJacky Bai } 119e8837b0aSJacky Bai 120e8837b0aSJacky Bai /* i.mx8mq need to override it */ 121e8837b0aSJacky Bai void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state) 122e8837b0aSJacky Bai { 123e8837b0aSJacky Bai uint32_t val; 124e8837b0aSJacky Bai 125e8837b0aSJacky Bai if (!is_local_state_run(power_state)) { 126e8837b0aSJacky Bai /* config C0~1's LPM, enable a53 clock off in LPM */ 127e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CLK_ON_LPM, 128e8837b0aSJacky Bai LPM_MODE(power_state)); 129e8837b0aSJacky Bai /* config C2-3's LPM */ 130e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, LPM_MODE(power_state)); 131e8837b0aSJacky Bai 132e8837b0aSJacky Bai /* enable PLAT/SCU power down */ 133e8837b0aSJacky Bai val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD); 134e8837b0aSJacky Bai val &= ~EN_L2_WFI_PDN; 135e8837b0aSJacky Bai /* L2 cache memory is on in WAIT mode */ 136*9eb1bb63SJacky Bai if (is_local_state_off(power_state)) { 137e8837b0aSJacky Bai val |= (L2PGE | EN_PLAT_PDN); 138*9eb1bb63SJacky Bai imx_a53_plat_slot_config(true); 139*9eb1bb63SJacky Bai } 140e8837b0aSJacky Bai 141e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val); 142e8837b0aSJacky Bai } else { 143e8837b0aSJacky Bai /* clear the slot and ack for cluster power down */ 144e8837b0aSJacky Bai imx_a53_plat_slot_config(false); 145e8837b0aSJacky Bai /* reverse the cluster level setting */ 146e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, 0xf, A53_CLK_ON_LPM); 147e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, 0xf); 148e8837b0aSJacky Bai 149e8837b0aSJacky Bai /* clear PLAT/SCU power down */ 150e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_AD, (L2PGE | EN_PLAT_PDN), 151e8837b0aSJacky Bai EN_L2_WFI_PDN); 152e8837b0aSJacky Bai } 153e8837b0aSJacky Bai } 154e8837b0aSJacky Bai 155e8837b0aSJacky Bai static unsigned int gicd_read_isenabler(uintptr_t base, unsigned int id) 156e8837b0aSJacky Bai { 157e8837b0aSJacky Bai unsigned int n = id >> ISENABLER_SHIFT; 158e8837b0aSJacky Bai 159e8837b0aSJacky Bai return mmio_read_32(base + GICD_ISENABLER + (n << 2)); 160e8837b0aSJacky Bai } 161e8837b0aSJacky Bai 162e8837b0aSJacky Bai /* 163e8837b0aSJacky Bai * gic's clock will be gated in system suspend, so gic has no ability to 164e8837b0aSJacky Bai * to wakeup the system, we need to config the imr based on the irq 165e8837b0aSJacky Bai * enable status in gic, then gpc will monitor the wakeup irq 166e8837b0aSJacky Bai */ 167e8837b0aSJacky Bai void imx_set_sys_wakeup(unsigned int last_core, bool pdn) 168e8837b0aSJacky Bai { 169e8837b0aSJacky Bai uint32_t irq_mask; 170e8837b0aSJacky Bai uintptr_t gicd_base = PLAT_GICD_BASE; 171e8837b0aSJacky Bai 172e8837b0aSJacky Bai if (pdn) 173e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CORE_WUP_SRC(last_core), 174e8837b0aSJacky Bai IRQ_SRC_A53_WUP); 175e8837b0aSJacky Bai else 176e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, IRQ_SRC_A53_WUP, 177e8837b0aSJacky Bai A53_CORE_WUP_SRC(last_core)); 178e8837b0aSJacky Bai 179e8837b0aSJacky Bai /* clear last core's IMR based on GIC's mask setting */ 180e8837b0aSJacky Bai for (int i = 0; i < IRQ_IMR_NUM; i++) { 181e8837b0aSJacky Bai if (pdn) 182e8837b0aSJacky Bai /* set the wakeup irq base GIC */ 183e8837b0aSJacky Bai irq_mask = ~gicd_read_isenabler(gicd_base, 32 * (i + 1)); 184e8837b0aSJacky Bai else 185e8837b0aSJacky Bai irq_mask = IMR_MASK_ALL; 186e8837b0aSJacky Bai 187e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + gpc_imr_offset[last_core] + i * 4, 188e8837b0aSJacky Bai irq_mask); 189e8837b0aSJacky Bai } 190e8837b0aSJacky Bai } 191e8837b0aSJacky Bai 192e8837b0aSJacky Bai #pragma weak imx_noc_slot_config 193e8837b0aSJacky Bai /* 194e8837b0aSJacky Bai * this function only need to be override by platform 195e8837b0aSJacky Bai * that support noc power down, for example: imx8mm. 196e8837b0aSJacky Bai * otherwize, keep it empty. 197e8837b0aSJacky Bai */ 198e8837b0aSJacky Bai void imx_noc_slot_config(bool pdn) 199e8837b0aSJacky Bai { 200e8837b0aSJacky Bai 201e8837b0aSJacky Bai } 202e8837b0aSJacky Bai 203e8837b0aSJacky Bai /* this is common for all imx8m soc */ 204e8837b0aSJacky Bai void imx_set_sys_lpm(unsigned int last_core, bool retention) 205e8837b0aSJacky Bai { 206e8837b0aSJacky Bai uint32_t val; 207e8837b0aSJacky Bai 208e8837b0aSJacky Bai val = mmio_read_32(IMX_GPC_BASE + SLPCR); 209e8837b0aSJacky Bai val &= ~(SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS | 210e8837b0aSJacky Bai SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE); 211e8837b0aSJacky Bai 212e8837b0aSJacky Bai if (retention) 213e8837b0aSJacky Bai val |= (SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS | 214e8837b0aSJacky Bai SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE); 215e8837b0aSJacky Bai 216e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + SLPCR, val); 217e8837b0aSJacky Bai 218e8837b0aSJacky Bai /* config the noc power down */ 219e8837b0aSJacky Bai imx_noc_slot_config(retention); 220e8837b0aSJacky Bai 221e8837b0aSJacky Bai /* config wakeup irqs' mask in gpc */ 222e8837b0aSJacky Bai imx_set_sys_wakeup(last_core, retention); 223e8837b0aSJacky Bai } 224e8837b0aSJacky Bai 225e8837b0aSJacky Bai void imx_set_rbc_count(void) 226e8837b0aSJacky Bai { 227e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN | 228e8837b0aSJacky Bai (0x8 << SLPCR_RBC_COUNT_SHIFT)); 229e8837b0aSJacky Bai } 230e8837b0aSJacky Bai 231e8837b0aSJacky Bai void imx_clear_rbc_count(void) 232e8837b0aSJacky Bai { 233e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN | 234e8837b0aSJacky Bai (0x3f << SLPCR_RBC_COUNT_SHIFT)); 235e8837b0aSJacky Bai } 236