1e8837b0aSJacky Bai /* 2*66d399e4SJacky Bai * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved. 3e8837b0aSJacky Bai * 4e8837b0aSJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5e8837b0aSJacky Bai */ 6e8837b0aSJacky Bai 7e8837b0aSJacky Bai #include <stdbool.h> 8e8837b0aSJacky Bai 9e8837b0aSJacky Bai #include <arch.h> 10e8837b0aSJacky Bai #include <arch_helpers.h> 11e8837b0aSJacky Bai #include <common/debug.h> 12e8837b0aSJacky Bai #include <lib/mmio.h> 13e8837b0aSJacky Bai #include <lib/psci/psci.h> 14e8837b0aSJacky Bai 15e8837b0aSJacky Bai #include <gpc.h> 16e8837b0aSJacky Bai #include <imx8m_psci.h> 17e8837b0aSJacky Bai #include <plat_imx8.h> 18e8837b0aSJacky Bai 19*66d399e4SJacky Bai #define MAX_PLL_NUM U(10) 20*66d399e4SJacky Bai 21fb9212beSJacky Bai static uint32_t gpc_imr_offset[] = { IMR1_CORE0_A53, IMR1_CORE1_A53, IMR1_CORE2_A53, IMR1_CORE3_A53, }; 22e8837b0aSJacky Bai 23fe5e1c14SJacky Bai DEFINE_BAKERY_LOCK(gpc_lock); 24fe5e1c14SJacky Bai 25e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_off 26e8837b0aSJacky Bai #pragma weak imx_set_cpu_pwr_on 27e8837b0aSJacky Bai #pragma weak imx_set_cpu_lpm 28e8837b0aSJacky Bai #pragma weak imx_set_cluster_powerdown 29e8837b0aSJacky Bai 30e8837b0aSJacky Bai void imx_set_cpu_secure_entry(unsigned int core_id, uintptr_t sec_entrypoint) 31e8837b0aSJacky Bai { 32e8837b0aSJacky Bai uint64_t temp_base; 33e8837b0aSJacky Bai 34e8837b0aSJacky Bai temp_base = (uint64_t) sec_entrypoint; 35e8837b0aSJacky Bai temp_base >>= 2; 36e8837b0aSJacky Bai 37e8837b0aSJacky Bai mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3), 38e8837b0aSJacky Bai ((uint32_t)(temp_base >> 22) & 0xffff)); 39e8837b0aSJacky Bai mmio_write_32(IMX_SRC_BASE + SRC_GPR1_OFFSET + (core_id << 3) + 4, 40e8837b0aSJacky Bai ((uint32_t)temp_base & 0x003fffff)); 41e8837b0aSJacky Bai } 42e8837b0aSJacky Bai 43e8837b0aSJacky Bai void imx_set_cpu_pwr_off(unsigned int core_id) 44e8837b0aSJacky Bai { 45fe5e1c14SJacky Bai 46fe5e1c14SJacky Bai bakery_lock_get(&gpc_lock); 47fe5e1c14SJacky Bai 48e8837b0aSJacky Bai /* enable the wfi power down of the core */ 49e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id)); 50fe5e1c14SJacky Bai 51fe5e1c14SJacky Bai bakery_lock_release(&gpc_lock); 52fe5e1c14SJacky Bai 53e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 54e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 55e8837b0aSJacky Bai } 56e8837b0aSJacky Bai 57e8837b0aSJacky Bai void imx_set_cpu_pwr_on(unsigned int core_id) 58e8837b0aSJacky Bai { 59fe5e1c14SJacky Bai bakery_lock_get(&gpc_lock); 60fe5e1c14SJacky Bai 61e8837b0aSJacky Bai /* clear the wfi power down bit of the core */ 62e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id)); 63fe5e1c14SJacky Bai 64fe5e1c14SJacky Bai bakery_lock_release(&gpc_lock); 65fe5e1c14SJacky Bai 66e8837b0aSJacky Bai /* assert the ncpuporeset */ 67e8837b0aSJacky Bai mmio_clrbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); 68e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 69e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 70e8837b0aSJacky Bai /* sw power up the core */ 71e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + CPU_PGC_UP_TRG, (1 << core_id)); 72e8837b0aSJacky Bai 73e8837b0aSJacky Bai /* wait for the power up finished */ 74e8837b0aSJacky Bai while ((mmio_read_32(IMX_GPC_BASE + CPU_PGC_UP_TRG) & (1 << core_id)) != 0) 75e8837b0aSJacky Bai ; 76e8837b0aSJacky Bai 77e8837b0aSJacky Bai /* deassert the pcg pcr bit of the core */ 78e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 79e8837b0aSJacky Bai /* deassert the ncpuporeset */ 80e8837b0aSJacky Bai mmio_setbits_32(IMX_SRC_BASE + SRC_A53RCR1, (1 << core_id)); 81e8837b0aSJacky Bai } 82e8837b0aSJacky Bai 83e8837b0aSJacky Bai void imx_set_cpu_lpm(unsigned int core_id, bool pdn) 84e8837b0aSJacky Bai { 85fe5e1c14SJacky Bai bakery_lock_get(&gpc_lock); 86fe5e1c14SJacky Bai 87e8837b0aSJacky Bai if (pdn) { 88e8837b0aSJacky Bai /* enable the core WFI PDN & IRQ PUP */ 89e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) | 90e8837b0aSJacky Bai COREx_IRQ_WUP(core_id)); 91e8837b0aSJacky Bai /* assert the pcg pcr bit of the core */ 92e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 93e8837b0aSJacky Bai } else { 94e8837b0aSJacky Bai /* disbale CORE WFI PDN & IRQ PUP */ 95e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, COREx_WFI_PDN(core_id) | 96e8837b0aSJacky Bai COREx_IRQ_WUP(core_id)); 97e8837b0aSJacky Bai /* deassert the pcg pcr bit of the core */ 98e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + COREx_PGC_PCR(core_id), 0x1); 99e8837b0aSJacky Bai } 100fe5e1c14SJacky Bai 101fe5e1c14SJacky Bai bakery_lock_release(&gpc_lock); 102e8837b0aSJacky Bai } 103e8837b0aSJacky Bai 104e8837b0aSJacky Bai /* 105e8837b0aSJacky Bai * the plat and noc can only be power up & down by slot method, 106e8837b0aSJacky Bai * slot0: plat power down; slot1: noc power down; slot2: noc power up; 107e8837b0aSJacky Bai * slot3: plat power up. plat's pup&pdn ack is used by default. if 108e8837b0aSJacky Bai * noc is config to power down, then noc's pdn ack should be used. 109e8837b0aSJacky Bai */ 110e8837b0aSJacky Bai static void imx_a53_plat_slot_config(bool pdn) 111e8837b0aSJacky Bai { 112e8837b0aSJacky Bai if (pdn) { 113e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL); 114e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL); 115e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_PLAT_PDN_ACK | 116e8837b0aSJacky Bai A53_PLAT_PUP_ACK); 117e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1); 118e8837b0aSJacky Bai } else { 119e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(0), PLAT_PDN_SLT_CTRL); 120e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLTx_CFG(3), PLAT_PUP_SLT_CTRL); 121e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, A53_DUMMY_PUP_ACK | 122e8837b0aSJacky Bai A53_DUMMY_PDN_ACK); 123e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + PLAT_PGC_PCR, 0x1); 124e8837b0aSJacky Bai } 125e8837b0aSJacky Bai } 126e8837b0aSJacky Bai 127e8837b0aSJacky Bai void imx_set_cluster_standby(bool enter) 128e8837b0aSJacky Bai { 129e8837b0aSJacky Bai /* 130e8837b0aSJacky Bai * Enable BIT 6 of A53 AD register to make sure system 131e8837b0aSJacky Bai * don't enter LPM mode. 132e8837b0aSJacky Bai */ 133e8837b0aSJacky Bai if (enter) 134e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6)); 135e8837b0aSJacky Bai else 136e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_AD, (1 << 6)); 137e8837b0aSJacky Bai } 138e8837b0aSJacky Bai 139e8837b0aSJacky Bai /* i.mx8mq need to override it */ 140e8837b0aSJacky Bai void imx_set_cluster_powerdown(unsigned int last_core, uint8_t power_state) 141e8837b0aSJacky Bai { 142e8837b0aSJacky Bai uint32_t val; 143e8837b0aSJacky Bai 144e8837b0aSJacky Bai if (!is_local_state_run(power_state)) { 145e8837b0aSJacky Bai /* config C0~1's LPM, enable a53 clock off in LPM */ 146e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CLK_ON_LPM, 147e8837b0aSJacky Bai LPM_MODE(power_state)); 148e8837b0aSJacky Bai /* config C2-3's LPM */ 149e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, LPM_MODE(power_state)); 150e8837b0aSJacky Bai 151e8837b0aSJacky Bai /* enable PLAT/SCU power down */ 152e8837b0aSJacky Bai val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_AD); 153e8837b0aSJacky Bai val &= ~EN_L2_WFI_PDN; 154e8837b0aSJacky Bai /* L2 cache memory is on in WAIT mode */ 1559eb1bb63SJacky Bai if (is_local_state_off(power_state)) { 156e8837b0aSJacky Bai val |= (L2PGE | EN_PLAT_PDN); 1579eb1bb63SJacky Bai imx_a53_plat_slot_config(true); 1589eb1bb63SJacky Bai } 159e8837b0aSJacky Bai 160e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + LPCR_A53_AD, val); 161e8837b0aSJacky Bai } else { 162e8837b0aSJacky Bai /* clear the slot and ack for cluster power down */ 163e8837b0aSJacky Bai imx_a53_plat_slot_config(false); 164e8837b0aSJacky Bai /* reverse the cluster level setting */ 165e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, 0xf, A53_CLK_ON_LPM); 166e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + LPCR_A53_BSC2, 0xf); 167e8837b0aSJacky Bai 168e8837b0aSJacky Bai /* clear PLAT/SCU power down */ 169e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_AD, (L2PGE | EN_PLAT_PDN), 170e8837b0aSJacky Bai EN_L2_WFI_PDN); 171e8837b0aSJacky Bai } 172e8837b0aSJacky Bai } 173e8837b0aSJacky Bai 174e8837b0aSJacky Bai static unsigned int gicd_read_isenabler(uintptr_t base, unsigned int id) 175e8837b0aSJacky Bai { 176e8837b0aSJacky Bai unsigned int n = id >> ISENABLER_SHIFT; 177e8837b0aSJacky Bai 178e8837b0aSJacky Bai return mmio_read_32(base + GICD_ISENABLER + (n << 2)); 179e8837b0aSJacky Bai } 180e8837b0aSJacky Bai 181e8837b0aSJacky Bai /* 182e8837b0aSJacky Bai * gic's clock will be gated in system suspend, so gic has no ability to 183e8837b0aSJacky Bai * to wakeup the system, we need to config the imr based on the irq 184e8837b0aSJacky Bai * enable status in gic, then gpc will monitor the wakeup irq 185e8837b0aSJacky Bai */ 186e8837b0aSJacky Bai void imx_set_sys_wakeup(unsigned int last_core, bool pdn) 187e8837b0aSJacky Bai { 188e8837b0aSJacky Bai uint32_t irq_mask; 189e8837b0aSJacky Bai uintptr_t gicd_base = PLAT_GICD_BASE; 190e8837b0aSJacky Bai 191e8837b0aSJacky Bai if (pdn) 192e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, A53_CORE_WUP_SRC(last_core), 193e8837b0aSJacky Bai IRQ_SRC_A53_WUP); 194e8837b0aSJacky Bai else 195e8837b0aSJacky Bai mmio_clrsetbits_32(IMX_GPC_BASE + LPCR_A53_BSC, IRQ_SRC_A53_WUP, 196e8837b0aSJacky Bai A53_CORE_WUP_SRC(last_core)); 197e8837b0aSJacky Bai 198e8837b0aSJacky Bai /* clear last core's IMR based on GIC's mask setting */ 199e8837b0aSJacky Bai for (int i = 0; i < IRQ_IMR_NUM; i++) { 200e8837b0aSJacky Bai if (pdn) 201e8837b0aSJacky Bai /* set the wakeup irq base GIC */ 202e8837b0aSJacky Bai irq_mask = ~gicd_read_isenabler(gicd_base, 32 * (i + 1)); 203e8837b0aSJacky Bai else 204e8837b0aSJacky Bai irq_mask = IMR_MASK_ALL; 205e8837b0aSJacky Bai 206e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + gpc_imr_offset[last_core] + i * 4, 207e8837b0aSJacky Bai irq_mask); 208e8837b0aSJacky Bai } 209e8837b0aSJacky Bai } 210e8837b0aSJacky Bai 211e8837b0aSJacky Bai #pragma weak imx_noc_slot_config 212e8837b0aSJacky Bai /* 213e8837b0aSJacky Bai * this function only need to be override by platform 214e8837b0aSJacky Bai * that support noc power down, for example: imx8mm. 215e8837b0aSJacky Bai * otherwize, keep it empty. 216e8837b0aSJacky Bai */ 217e8837b0aSJacky Bai void imx_noc_slot_config(bool pdn) 218e8837b0aSJacky Bai { 219e8837b0aSJacky Bai 220e8837b0aSJacky Bai } 221e8837b0aSJacky Bai 222e8837b0aSJacky Bai /* this is common for all imx8m soc */ 223e8837b0aSJacky Bai void imx_set_sys_lpm(unsigned int last_core, bool retention) 224e8837b0aSJacky Bai { 225e8837b0aSJacky Bai uint32_t val; 226e8837b0aSJacky Bai 227e8837b0aSJacky Bai val = mmio_read_32(IMX_GPC_BASE + SLPCR); 228e8837b0aSJacky Bai val &= ~(SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS | 229e8837b0aSJacky Bai SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE); 230e8837b0aSJacky Bai 231e8837b0aSJacky Bai if (retention) 232e8837b0aSJacky Bai val |= (SLPCR_EN_DSM | SLPCR_VSTBY | SLPCR_SBYOS | 233e8837b0aSJacky Bai SLPCR_BYPASS_PMIC_READY | SLPCR_A53_FASTWUP_STOP_MODE); 234e8837b0aSJacky Bai 235e8837b0aSJacky Bai mmio_write_32(IMX_GPC_BASE + SLPCR, val); 236e8837b0aSJacky Bai 237e8837b0aSJacky Bai /* config the noc power down */ 238e8837b0aSJacky Bai imx_noc_slot_config(retention); 239e8837b0aSJacky Bai 240e8837b0aSJacky Bai /* config wakeup irqs' mask in gpc */ 241e8837b0aSJacky Bai imx_set_sys_wakeup(last_core, retention); 242e8837b0aSJacky Bai } 243e8837b0aSJacky Bai 244e8837b0aSJacky Bai void imx_set_rbc_count(void) 245e8837b0aSJacky Bai { 246e8837b0aSJacky Bai mmio_setbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN | 247e8837b0aSJacky Bai (0x8 << SLPCR_RBC_COUNT_SHIFT)); 248e8837b0aSJacky Bai } 249e8837b0aSJacky Bai 250e8837b0aSJacky Bai void imx_clear_rbc_count(void) 251e8837b0aSJacky Bai { 252e8837b0aSJacky Bai mmio_clrbits_32(IMX_GPC_BASE + SLPCR, SLPCR_RBC_EN | 253e8837b0aSJacky Bai (0x3f << SLPCR_RBC_COUNT_SHIFT)); 254e8837b0aSJacky Bai } 255*66d399e4SJacky Bai 256*66d399e4SJacky Bai struct pll_override { 257*66d399e4SJacky Bai uint32_t reg; 258*66d399e4SJacky Bai uint32_t override_mask; 259*66d399e4SJacky Bai }; 260*66d399e4SJacky Bai 261*66d399e4SJacky Bai struct pll_override pll[MAX_PLL_NUM] = { 262*66d399e4SJacky Bai {.reg = 0x0, .override_mask = (1 << 12) | (1 << 8), }, 263*66d399e4SJacky Bai {.reg = 0x14, .override_mask = (1 << 12) | (1 << 8), }, 264*66d399e4SJacky Bai {.reg = 0x28, .override_mask = (1 << 12) | (1 << 8), }, 265*66d399e4SJacky Bai {.reg = 0x50, .override_mask = (1 << 12) | (1 << 8), }, 266*66d399e4SJacky Bai {.reg = 0x64, .override_mask = (1 << 10) | (1 << 8), }, 267*66d399e4SJacky Bai {.reg = 0x74, .override_mask = (1 << 10) | (1 << 8), }, 268*66d399e4SJacky Bai {.reg = 0x84, .override_mask = (1 << 10) | (1 << 8), }, 269*66d399e4SJacky Bai {.reg = 0x94, .override_mask = 0x5555500, }, 270*66d399e4SJacky Bai {.reg = 0x104, .override_mask = 0x5555500, }, 271*66d399e4SJacky Bai {.reg = 0x114, .override_mask = 0x500, }, 272*66d399e4SJacky Bai }; 273*66d399e4SJacky Bai 274*66d399e4SJacky Bai #define PLL_BYPASS BIT(4) 275*66d399e4SJacky Bai void imx_anamix_override(bool enter) 276*66d399e4SJacky Bai { 277*66d399e4SJacky Bai unsigned int i; 278*66d399e4SJacky Bai 279*66d399e4SJacky Bai /* 280*66d399e4SJacky Bai * bypass all the plls & enable the override bit before 281*66d399e4SJacky Bai * entering DSM mode. 282*66d399e4SJacky Bai */ 283*66d399e4SJacky Bai for (i = 0U; i < MAX_PLL_NUM; i++) { 284*66d399e4SJacky Bai if (enter) { 285*66d399e4SJacky Bai mmio_setbits_32(IMX_ANAMIX_BASE + pll[i].reg, PLL_BYPASS); 286*66d399e4SJacky Bai mmio_setbits_32(IMX_ANAMIX_BASE + pll[i].reg, pll[i].override_mask); 287*66d399e4SJacky Bai } else { 288*66d399e4SJacky Bai mmio_clrbits_32(IMX_ANAMIX_BASE + pll[i].reg, PLL_BYPASS); 289*66d399e4SJacky Bai mmio_clrbits_32(IMX_ANAMIX_BASE + pll[i].reg, pll[i].override_mask); 290*66d399e4SJacky Bai } 291*66d399e4SJacky Bai } 292*66d399e4SJacky Bai } 293