1c71793c6SJacky Bai /* 2*33300849SJacky Bai * Copyright 2018-2023 NXP 3c71793c6SJacky Bai * 4c71793c6SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5c71793c6SJacky Bai */ 6c71793c6SJacky Bai 7c71793c6SJacky Bai #include <stdbool.h> 8c71793c6SJacky Bai #include <lib/mmio.h> 9c71793c6SJacky Bai 10c71793c6SJacky Bai #include <dram.h> 11c71793c6SJacky Bai #include <platform_def.h> 12c71793c6SJacky Bai 13c71793c6SJacky Bai #define SRC_DDR1_RCR (IMX_SRC_BASE + 0x1000) 14c71793c6SJacky Bai #define SRC_DDR2_RCR (IMX_SRC_BASE + 0x1004) 15c71793c6SJacky Bai 16c71793c6SJacky Bai #define PU_PGC_UP_TRG 0xf8 17c71793c6SJacky Bai #define PU_PGC_DN_TRG 0x104 18c71793c6SJacky Bai #define GPC_PU_PWRHSK (IMX_GPC_BASE + 0x01FC) 19c71793c6SJacky Bai #define CCM_SRC_CTRL_OFFSET (IMX_CCM_BASE + 0x800) 20c71793c6SJacky Bai #define CCM_CCGR_OFFSET (IMX_CCM_BASE + 0x4000) 21c71793c6SJacky Bai #define CCM_SRC_CTRL(n) (CCM_SRC_CTRL_OFFSET + 0x10 * (n)) 22c71793c6SJacky Bai #define CCM_CCGR(n) (CCM_CCGR_OFFSET + 0x10 * (n)) 23c71793c6SJacky Bai 24c71793c6SJacky Bai #define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50) 25c71793c6SJacky Bai 26c71793c6SJacky Bai #define DBGCAM_EMPTY 0x36000000 27c71793c6SJacky Bai 28*33300849SJacky Bai static void rank_setting_update(void) 29*33300849SJacky Bai { 30*33300849SJacky Bai uint32_t i, offset; 31*33300849SJacky Bai uint32_t pstate_num = dram_info.num_fsp; 32*33300849SJacky Bai 33*33300849SJacky Bai for (i = 0U; i < pstate_num; i++) { 34*33300849SJacky Bai offset = i ? (i + 1) * 0x1000 : 0U; 35*33300849SJacky Bai mmio_write_32(DDRC_DRAMTMG2(0) + offset, dram_info.rank_setting[i][0]); 36*33300849SJacky Bai if (dram_info.dram_type != DDRC_LPDDR4) { 37*33300849SJacky Bai mmio_write_32(DDRC_DRAMTMG9(0) + offset, dram_info.rank_setting[i][1]); 38*33300849SJacky Bai } 39*33300849SJacky Bai 40*33300849SJacky Bai #if !defined(PLAT_imx8mq) 41*33300849SJacky Bai mmio_write_32(DDRC_RANKCTL(0) + offset, 42*33300849SJacky Bai dram_info.rank_setting[i][2]); 43*33300849SJacky Bai #endif 44*33300849SJacky Bai } 45*33300849SJacky Bai #if defined(PLAT_imx8mq) 46*33300849SJacky Bai mmio_write_32(DDRC_RANKCTL(0), dram_info.rank_setting[0][2]); 47*33300849SJacky Bai #endif 48*33300849SJacky Bai } 49*33300849SJacky Bai 50c71793c6SJacky Bai void dram_enter_retention(void) 51c71793c6SJacky Bai { 52c71793c6SJacky Bai /* Wait DBGCAM to be empty */ 53c71793c6SJacky Bai while (mmio_read_32(DDRC_DBGCAM(0)) != DBGCAM_EMPTY) { 54c71793c6SJacky Bai ; 55c71793c6SJacky Bai } 56c71793c6SJacky Bai 57c71793c6SJacky Bai /* Block AXI ports from taking anymore transactions */ 58c71793c6SJacky Bai mmio_write_32(DDRC_PCTRL_0(0), 0x0); 59c71793c6SJacky Bai /* Wait until all AXI ports are idle */ 60c71793c6SJacky Bai while (mmio_read_32(DDRC_PSTAT(0)) & 0x10001) { 61c71793c6SJacky Bai ; 62c71793c6SJacky Bai } 63c71793c6SJacky Bai 64c71793c6SJacky Bai /* Enter self refresh */ 65c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0xaa); 66c71793c6SJacky Bai 67c71793c6SJacky Bai /* LPDDR4 & DDR4/DDR3L need to check different status */ 68c71793c6SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) { 69c71793c6SJacky Bai while (0x223 != (mmio_read_32(DDRC_STAT(0)) & 0x33f)) { 70c71793c6SJacky Bai ; 71c71793c6SJacky Bai } 72c71793c6SJacky Bai } else { 73c71793c6SJacky Bai while (0x23 != (mmio_read_32(DDRC_STAT(0)) & 0x3f)) { 74c71793c6SJacky Bai ; 75c71793c6SJacky Bai } 76c71793c6SJacky Bai } 77c71793c6SJacky Bai 78c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 79c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 80c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f00); 81c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f20); 82c71793c6SJacky Bai 83c71793c6SJacky Bai while (mmio_read_32(DDRC_DFISTAT(0)) & 0x1) { 84c71793c6SJacky Bai ; 85c71793c6SJacky Bai } 86c71793c6SJacky Bai 87c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f00); 88c71793c6SJacky Bai /* wait DFISTAT.dfi_init_complete to 1 */ 89c71793c6SJacky Bai while (!(mmio_read_32(DDRC_DFISTAT(0)) & 0x1)) { 90c71793c6SJacky Bai ; 91c71793c6SJacky Bai } 92c71793c6SJacky Bai 93c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x1); 94c71793c6SJacky Bai 95c71793c6SJacky Bai /* should check PhyInLP3 pub reg */ 96c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 97c71793c6SJacky Bai if (!(dwc_ddrphy_apb_rd(0x90028) & 0x1)) { 98c71793c6SJacky Bai INFO("PhyInLP3 = 1\n"); 99c71793c6SJacky Bai } 100c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 101c71793c6SJacky Bai 102c71793c6SJacky Bai #if defined(PLAT_imx8mq) 103c71793c6SJacky Bai /* pwrdnreqn_async adbm/adbs of ddr */ 104c71793c6SJacky Bai mmio_clrbits_32(GPC_PU_PWRHSK, BIT(1)); 105c71793c6SJacky Bai while (mmio_read_32(GPC_PU_PWRHSK) & BIT(18)) { 106c71793c6SJacky Bai ; 107c71793c6SJacky Bai } 108c71793c6SJacky Bai mmio_setbits_32(GPC_PU_PWRHSK, BIT(1)); 109c71793c6SJacky Bai #else 110c71793c6SJacky Bai /* pwrdnreqn_async adbm/adbs of ddr */ 111c71793c6SJacky Bai mmio_clrbits_32(GPC_PU_PWRHSK, BIT(2)); 112c71793c6SJacky Bai while (mmio_read_32(GPC_PU_PWRHSK) & BIT(20)) { 113c71793c6SJacky Bai ; 114c71793c6SJacky Bai } 115c71793c6SJacky Bai mmio_setbits_32(GPC_PU_PWRHSK, BIT(2)); 116c71793c6SJacky Bai #endif 117c71793c6SJacky Bai /* remove PowerOk */ 118c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000008); 119c71793c6SJacky Bai 120c71793c6SJacky Bai mmio_write_32(CCM_CCGR(5), 0); 121c71793c6SJacky Bai mmio_write_32(CCM_SRC_CTRL(15), 2); 122c71793c6SJacky Bai 123c71793c6SJacky Bai /* enable the phy iso */ 124c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + 0xd40, 1); 125c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, BIT(5)); 126c71793c6SJacky Bai 127c71793c6SJacky Bai VERBOSE("dram enter retention\n"); 128c71793c6SJacky Bai } 129c71793c6SJacky Bai 130c71793c6SJacky Bai void dram_exit_retention(void) 131c71793c6SJacky Bai { 132c71793c6SJacky Bai VERBOSE("dram exit retention\n"); 133c71793c6SJacky Bai /* assert all reset */ 134c71793c6SJacky Bai #if defined(PLAT_imx8mq) 135c71793c6SJacky Bai mmio_write_32(SRC_DDR2_RCR, 0x8F000003); 136c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00000F); 137c71793c6SJacky Bai mmio_write_32(SRC_DDR2_RCR, 0x8F000000); 138c71793c6SJacky Bai #else 139c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00001F); 140c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00000F); 141c71793c6SJacky Bai #endif 142c71793c6SJacky Bai mmio_write_32(CCM_CCGR(5), 2); 143c71793c6SJacky Bai mmio_write_32(CCM_SRC_CTRL(15), 2); 144c71793c6SJacky Bai 145c71793c6SJacky Bai /* disable iso */ 146c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, BIT(5)); 147c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000006); 148c71793c6SJacky Bai 149c71793c6SJacky Bai /* wait dram pll locked */ 150c71793c6SJacky Bai while (!(mmio_read_32(DRAM_PLL_CTRL) & BIT(31))) { 151c71793c6SJacky Bai ; 152c71793c6SJacky Bai } 153c71793c6SJacky Bai 154c71793c6SJacky Bai /* ddrc re-init */ 155c71793c6SJacky Bai dram_umctl2_init(dram_info.timing_info); 156c71793c6SJacky Bai 157c71793c6SJacky Bai /* 158c71793c6SJacky Bai * Skips the DRAM init routine and starts up in selfrefresh mode 159c71793c6SJacky Bai * Program INIT0.skip_dram_init = 2'b11 160c71793c6SJacky Bai */ 161c71793c6SJacky Bai mmio_setbits_32(DDRC_INIT0(0), 0xc0000000); 162c71793c6SJacky Bai /* Keeps the controller in self-refresh mode */ 163c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0xaa); 164c71793c6SJacky Bai mmio_write_32(DDRC_DBG1(0), 0x0); 165c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000004); 166c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000000); 167c71793c6SJacky Bai 168c71793c6SJacky Bai /* before write Dynamic reg, sw_done should be 0 */ 169c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 1702003fa94SJacky Bai 1712003fa94SJacky Bai #if !PLAT_imx8mn 172c71793c6SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) { 173c71793c6SJacky Bai mmio_write_32(DDRC_DDR_SS_GPR0, 0x01); /*LPDDR4 mode */ 174c71793c6SJacky Bai } 1752003fa94SJacky Bai #endif /* !PLAT_imx8mn */ 1762003fa94SJacky Bai 177c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 178c71793c6SJacky Bai 179c71793c6SJacky Bai /* dram phy re-init */ 180c71793c6SJacky Bai dram_phy_init(dram_info.timing_info); 181c71793c6SJacky Bai 182*33300849SJacky Bai /* workaround for rank-to-rank issue */ 183*33300849SJacky Bai rank_setting_update(); 184*33300849SJacky Bai 185c71793c6SJacky Bai /* DWC_DDRPHYA_APBONLY0_MicroContMuxSel */ 186c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 187c71793c6SJacky Bai while (dwc_ddrphy_apb_rd(0x20097)) { 188c71793c6SJacky Bai ; 189c71793c6SJacky Bai } 190c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 191c71793c6SJacky Bai 192c71793c6SJacky Bai /* before write Dynamic reg, sw_done should be 0 */ 193c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 194c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x20); 195c71793c6SJacky Bai /* wait DFISTAT.dfi_init_complete to 1 */ 196c71793c6SJacky Bai while (!(mmio_read_32(DDRC_DFISTAT(0)) & 0x1)) { 197c71793c6SJacky Bai ; 198c71793c6SJacky Bai } 199c71793c6SJacky Bai 200c71793c6SJacky Bai /* clear DFIMISC.dfi_init_start */ 201c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 202c71793c6SJacky Bai /* set DFIMISC.dfi_init_complete_en */ 203c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1); 204c71793c6SJacky Bai 205c71793c6SJacky Bai /* set SWCTL.sw_done to enable quasi-dynamic register programming */ 206c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x1); 207c71793c6SJacky Bai /* wait SWSTAT.sw_done_ack to 1 */ 208c71793c6SJacky Bai while (!(mmio_read_32(DDRC_SWSTAT(0)) & 0x1)) { 209c71793c6SJacky Bai ; 210c71793c6SJacky Bai } 211c71793c6SJacky Bai 212c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0x88); 213c71793c6SJacky Bai /* wait STAT to normal state */ 214c71793c6SJacky Bai while (0x1 != (mmio_read_32(DDRC_STAT(0)) & 0x7)) { 215c71793c6SJacky Bai ; 216c71793c6SJacky Bai } 217c71793c6SJacky Bai 218c71793c6SJacky Bai mmio_write_32(DDRC_PCTRL_0(0), 0x1); 219c71793c6SJacky Bai /* dis_auto-refresh is set to 0 */ 220c71793c6SJacky Bai mmio_write_32(DDRC_RFSHCTL3(0), 0x0); 221c71793c6SJacky Bai 222c71793c6SJacky Bai /* should check PhyInLP3 pub reg */ 223c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 224c71793c6SJacky Bai if (!(dwc_ddrphy_apb_rd(0x90028) & 0x1)) { 225c71793c6SJacky Bai VERBOSE("PHYInLP3 = 0\n"); 226c71793c6SJacky Bai } 227c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 228c71793c6SJacky Bai } 229