1c71793c6SJacky Bai /* 2c71793c6SJacky Bai * Copyright 2018-2022 NXP 3c71793c6SJacky Bai * 4c71793c6SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5c71793c6SJacky Bai */ 6c71793c6SJacky Bai 7c71793c6SJacky Bai #include <stdbool.h> 8c71793c6SJacky Bai #include <lib/mmio.h> 9c71793c6SJacky Bai 10c71793c6SJacky Bai #include <dram.h> 11c71793c6SJacky Bai #include <platform_def.h> 12c71793c6SJacky Bai 13c71793c6SJacky Bai #define SRC_DDR1_RCR (IMX_SRC_BASE + 0x1000) 14c71793c6SJacky Bai #define SRC_DDR2_RCR (IMX_SRC_BASE + 0x1004) 15c71793c6SJacky Bai 16c71793c6SJacky Bai #define PU_PGC_UP_TRG 0xf8 17c71793c6SJacky Bai #define PU_PGC_DN_TRG 0x104 18c71793c6SJacky Bai #define GPC_PU_PWRHSK (IMX_GPC_BASE + 0x01FC) 19c71793c6SJacky Bai #define CCM_SRC_CTRL_OFFSET (IMX_CCM_BASE + 0x800) 20c71793c6SJacky Bai #define CCM_CCGR_OFFSET (IMX_CCM_BASE + 0x4000) 21c71793c6SJacky Bai #define CCM_SRC_CTRL(n) (CCM_SRC_CTRL_OFFSET + 0x10 * (n)) 22c71793c6SJacky Bai #define CCM_CCGR(n) (CCM_CCGR_OFFSET + 0x10 * (n)) 23c71793c6SJacky Bai 24c71793c6SJacky Bai #define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50) 25c71793c6SJacky Bai 26c71793c6SJacky Bai #define DBGCAM_EMPTY 0x36000000 27c71793c6SJacky Bai 28c71793c6SJacky Bai void dram_enter_retention(void) 29c71793c6SJacky Bai { 30c71793c6SJacky Bai /* Wait DBGCAM to be empty */ 31c71793c6SJacky Bai while (mmio_read_32(DDRC_DBGCAM(0)) != DBGCAM_EMPTY) { 32c71793c6SJacky Bai ; 33c71793c6SJacky Bai } 34c71793c6SJacky Bai 35c71793c6SJacky Bai /* Block AXI ports from taking anymore transactions */ 36c71793c6SJacky Bai mmio_write_32(DDRC_PCTRL_0(0), 0x0); 37c71793c6SJacky Bai /* Wait until all AXI ports are idle */ 38c71793c6SJacky Bai while (mmio_read_32(DDRC_PSTAT(0)) & 0x10001) { 39c71793c6SJacky Bai ; 40c71793c6SJacky Bai } 41c71793c6SJacky Bai 42c71793c6SJacky Bai /* Enter self refresh */ 43c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0xaa); 44c71793c6SJacky Bai 45c71793c6SJacky Bai /* LPDDR4 & DDR4/DDR3L need to check different status */ 46c71793c6SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) { 47c71793c6SJacky Bai while (0x223 != (mmio_read_32(DDRC_STAT(0)) & 0x33f)) { 48c71793c6SJacky Bai ; 49c71793c6SJacky Bai } 50c71793c6SJacky Bai } else { 51c71793c6SJacky Bai while (0x23 != (mmio_read_32(DDRC_STAT(0)) & 0x3f)) { 52c71793c6SJacky Bai ; 53c71793c6SJacky Bai } 54c71793c6SJacky Bai } 55c71793c6SJacky Bai 56c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 57c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 58c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f00); 59c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f20); 60c71793c6SJacky Bai 61c71793c6SJacky Bai while (mmio_read_32(DDRC_DFISTAT(0)) & 0x1) { 62c71793c6SJacky Bai ; 63c71793c6SJacky Bai } 64c71793c6SJacky Bai 65c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1f00); 66c71793c6SJacky Bai /* wait DFISTAT.dfi_init_complete to 1 */ 67c71793c6SJacky Bai while (!(mmio_read_32(DDRC_DFISTAT(0)) & 0x1)) { 68c71793c6SJacky Bai ; 69c71793c6SJacky Bai } 70c71793c6SJacky Bai 71c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x1); 72c71793c6SJacky Bai 73c71793c6SJacky Bai /* should check PhyInLP3 pub reg */ 74c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 75c71793c6SJacky Bai if (!(dwc_ddrphy_apb_rd(0x90028) & 0x1)) { 76c71793c6SJacky Bai INFO("PhyInLP3 = 1\n"); 77c71793c6SJacky Bai } 78c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 79c71793c6SJacky Bai 80c71793c6SJacky Bai #if defined(PLAT_imx8mq) 81c71793c6SJacky Bai /* pwrdnreqn_async adbm/adbs of ddr */ 82c71793c6SJacky Bai mmio_clrbits_32(GPC_PU_PWRHSK, BIT(1)); 83c71793c6SJacky Bai while (mmio_read_32(GPC_PU_PWRHSK) & BIT(18)) { 84c71793c6SJacky Bai ; 85c71793c6SJacky Bai } 86c71793c6SJacky Bai mmio_setbits_32(GPC_PU_PWRHSK, BIT(1)); 87c71793c6SJacky Bai #else 88c71793c6SJacky Bai /* pwrdnreqn_async adbm/adbs of ddr */ 89c71793c6SJacky Bai mmio_clrbits_32(GPC_PU_PWRHSK, BIT(2)); 90c71793c6SJacky Bai while (mmio_read_32(GPC_PU_PWRHSK) & BIT(20)) { 91c71793c6SJacky Bai ; 92c71793c6SJacky Bai } 93c71793c6SJacky Bai mmio_setbits_32(GPC_PU_PWRHSK, BIT(2)); 94c71793c6SJacky Bai #endif 95c71793c6SJacky Bai /* remove PowerOk */ 96c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000008); 97c71793c6SJacky Bai 98c71793c6SJacky Bai mmio_write_32(CCM_CCGR(5), 0); 99c71793c6SJacky Bai mmio_write_32(CCM_SRC_CTRL(15), 2); 100c71793c6SJacky Bai 101c71793c6SJacky Bai /* enable the phy iso */ 102c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + 0xd40, 1); 103c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, BIT(5)); 104c71793c6SJacky Bai 105c71793c6SJacky Bai VERBOSE("dram enter retention\n"); 106c71793c6SJacky Bai } 107c71793c6SJacky Bai 108c71793c6SJacky Bai void dram_exit_retention(void) 109c71793c6SJacky Bai { 110c71793c6SJacky Bai VERBOSE("dram exit retention\n"); 111c71793c6SJacky Bai /* assert all reset */ 112c71793c6SJacky Bai #if defined(PLAT_imx8mq) 113c71793c6SJacky Bai mmio_write_32(SRC_DDR2_RCR, 0x8F000003); 114c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00000F); 115c71793c6SJacky Bai mmio_write_32(SRC_DDR2_RCR, 0x8F000000); 116c71793c6SJacky Bai #else 117c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00001F); 118c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F00000F); 119c71793c6SJacky Bai #endif 120c71793c6SJacky Bai mmio_write_32(CCM_CCGR(5), 2); 121c71793c6SJacky Bai mmio_write_32(CCM_SRC_CTRL(15), 2); 122c71793c6SJacky Bai 123c71793c6SJacky Bai /* disable iso */ 124c71793c6SJacky Bai mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, BIT(5)); 125c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000006); 126c71793c6SJacky Bai 127c71793c6SJacky Bai /* wait dram pll locked */ 128c71793c6SJacky Bai while (!(mmio_read_32(DRAM_PLL_CTRL) & BIT(31))) { 129c71793c6SJacky Bai ; 130c71793c6SJacky Bai } 131c71793c6SJacky Bai 132c71793c6SJacky Bai /* ddrc re-init */ 133c71793c6SJacky Bai dram_umctl2_init(dram_info.timing_info); 134c71793c6SJacky Bai 135c71793c6SJacky Bai /* 136c71793c6SJacky Bai * Skips the DRAM init routine and starts up in selfrefresh mode 137c71793c6SJacky Bai * Program INIT0.skip_dram_init = 2'b11 138c71793c6SJacky Bai */ 139c71793c6SJacky Bai mmio_setbits_32(DDRC_INIT0(0), 0xc0000000); 140c71793c6SJacky Bai /* Keeps the controller in self-refresh mode */ 141c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0xaa); 142c71793c6SJacky Bai mmio_write_32(DDRC_DBG1(0), 0x0); 143c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000004); 144c71793c6SJacky Bai mmio_write_32(SRC_DDR1_RCR, 0x8F000000); 145c71793c6SJacky Bai 146c71793c6SJacky Bai /* before write Dynamic reg, sw_done should be 0 */ 147c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 148*2003fa94SJacky Bai 149*2003fa94SJacky Bai #if !PLAT_imx8mn 150c71793c6SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) { 151c71793c6SJacky Bai mmio_write_32(DDRC_DDR_SS_GPR0, 0x01); /*LPDDR4 mode */ 152c71793c6SJacky Bai } 153*2003fa94SJacky Bai #endif /* !PLAT_imx8mn */ 154*2003fa94SJacky Bai 155c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 156c71793c6SJacky Bai 157c71793c6SJacky Bai /* dram phy re-init */ 158c71793c6SJacky Bai dram_phy_init(dram_info.timing_info); 159c71793c6SJacky Bai 160c71793c6SJacky Bai /* DWC_DDRPHYA_APBONLY0_MicroContMuxSel */ 161c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 162c71793c6SJacky Bai while (dwc_ddrphy_apb_rd(0x20097)) { 163c71793c6SJacky Bai ; 164c71793c6SJacky Bai } 165c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 166c71793c6SJacky Bai 167c71793c6SJacky Bai /* before write Dynamic reg, sw_done should be 0 */ 168c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x0); 169c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x20); 170c71793c6SJacky Bai /* wait DFISTAT.dfi_init_complete to 1 */ 171c71793c6SJacky Bai while (!(mmio_read_32(DDRC_DFISTAT(0)) & 0x1)) { 172c71793c6SJacky Bai ; 173c71793c6SJacky Bai } 174c71793c6SJacky Bai 175c71793c6SJacky Bai /* clear DFIMISC.dfi_init_start */ 176c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x0); 177c71793c6SJacky Bai /* set DFIMISC.dfi_init_complete_en */ 178c71793c6SJacky Bai mmio_write_32(DDRC_DFIMISC(0), 0x1); 179c71793c6SJacky Bai 180c71793c6SJacky Bai /* set SWCTL.sw_done to enable quasi-dynamic register programming */ 181c71793c6SJacky Bai mmio_write_32(DDRC_SWCTL(0), 0x1); 182c71793c6SJacky Bai /* wait SWSTAT.sw_done_ack to 1 */ 183c71793c6SJacky Bai while (!(mmio_read_32(DDRC_SWSTAT(0)) & 0x1)) { 184c71793c6SJacky Bai ; 185c71793c6SJacky Bai } 186c71793c6SJacky Bai 187c71793c6SJacky Bai mmio_write_32(DDRC_PWRCTL(0), 0x88); 188c71793c6SJacky Bai /* wait STAT to normal state */ 189c71793c6SJacky Bai while (0x1 != (mmio_read_32(DDRC_STAT(0)) & 0x7)) { 190c71793c6SJacky Bai ; 191c71793c6SJacky Bai } 192c71793c6SJacky Bai 193c71793c6SJacky Bai mmio_write_32(DDRC_PCTRL_0(0), 0x1); 194c71793c6SJacky Bai /* dis_auto-refresh is set to 0 */ 195c71793c6SJacky Bai mmio_write_32(DDRC_RFSHCTL3(0), 0x0); 196c71793c6SJacky Bai 197c71793c6SJacky Bai /* should check PhyInLP3 pub reg */ 198c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x0); 199c71793c6SJacky Bai if (!(dwc_ddrphy_apb_rd(0x90028) & 0x1)) { 200c71793c6SJacky Bai VERBOSE("PHYInLP3 = 0\n"); 201c71793c6SJacky Bai } 202c71793c6SJacky Bai dwc_ddrphy_apb_wr(0xd0000, 0x1); 203c71793c6SJacky Bai } 204