xref: /rk3399_ARM-atf/plat/imx/common/plat_imx8_gic.c (revision f7e7ea1fa39f6fe9601c84c19f72029c4d2c257c)
1bd08def3SAnson Huang /*
2bd08def3SAnson Huang  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3bd08def3SAnson Huang  *
4bd08def3SAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5bd08def3SAnson Huang  */
6bd08def3SAnson Huang 
7bd08def3SAnson Huang #include <platform_def.h>
809d40e0eSAntonio Nino Diaz 
909d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gicv3.h>
12e655fefcSAnson Huang #include <drivers/arm/arm_gicv3_common.h>
13e655fefcSAnson Huang #include <lib/mmio.h>
1409d40e0eSAntonio Nino Diaz #include <lib/utils.h>
1509d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1609d40e0eSAntonio Nino Diaz 
1709d40e0eSAntonio Nino Diaz #include <plat_imx8.h>
18bd08def3SAnson Huang 
19*f7e7ea1fSRanjani Vaidyanathan #ifdef SM_AP_SEMA_ADDR
20*f7e7ea1fSRanjani Vaidyanathan extern void request_sm_ap_sema(void);
21*f7e7ea1fSRanjani Vaidyanathan extern void release_sm_ap_sema(void);
22*f7e7ea1fSRanjani Vaidyanathan #endif
23*f7e7ea1fSRanjani Vaidyanathan 
24bd08def3SAnson Huang /* the GICv3 driver only needs to be initialized in EL3 */
25c7294df9SJacky Bai static uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
26bd08def3SAnson Huang 
27601d2f3cSAntonio Nino Diaz static const interrupt_prop_t g01s_interrupt_props[] = {
2867f629e8SJacky Bai 	INTR_PROP_DESC(8, GIC_HIGHEST_SEC_PRIORITY,
29601d2f3cSAntonio Nino Diaz 		       INTR_GROUP0, GIC_INTR_CFG_LEVEL),
308567103eSPeng Fan #if SDEI_SUPPORT
318567103eSPeng Fan 	INTR_PROP_DESC(PLAT_SDEI_SGI_PRIVATE, PLAT_SDEI_NORMAL_PRI,
328567103eSPeng Fan 		       INTR_GROUP0, GIC_INTR_CFG_LEVEL),
338567103eSPeng Fan #endif
34601d2f3cSAntonio Nino Diaz };
35bd08def3SAnson Huang 
36bd08def3SAnson Huang static unsigned int plat_imx_mpidr_to_core_pos(unsigned long mpidr)
37bd08def3SAnson Huang {
38bd08def3SAnson Huang 	return (unsigned int)plat_core_pos_by_mpidr(mpidr);
39bd08def3SAnson Huang }
40bd08def3SAnson Huang 
41bd08def3SAnson Huang const gicv3_driver_data_t arm_gic_data = {
42bd08def3SAnson Huang 	.gicd_base = PLAT_GICD_BASE,
43bd08def3SAnson Huang 	.gicr_base = PLAT_GICR_BASE,
44601d2f3cSAntonio Nino Diaz 	.interrupt_props = g01s_interrupt_props,
45601d2f3cSAntonio Nino Diaz 	.interrupt_props_num = ARRAY_SIZE(g01s_interrupt_props),
46bd08def3SAnson Huang 	.rdistif_num = PLATFORM_CORE_COUNT,
47bd08def3SAnson Huang 	.rdistif_base_addrs = rdistif_base_addrs,
48bd08def3SAnson Huang 	.mpidr_to_core_pos = plat_imx_mpidr_to_core_pos,
49bd08def3SAnson Huang };
50bd08def3SAnson Huang 
51bd08def3SAnson Huang void plat_gic_driver_init(void)
52bd08def3SAnson Huang {
53bd08def3SAnson Huang 	/*
54bd08def3SAnson Huang 	 * the GICv3 driver is initialized in EL3 and does not need
55bd08def3SAnson Huang 	 * to be initialized again in S-EL1. This is because the S-EL1
56bd08def3SAnson Huang 	 * can use GIC system registers to manage interrupts and does
57bd08def3SAnson Huang 	 * not need GIC interface base addresses to be configured.
58bd08def3SAnson Huang 	 */
59bd08def3SAnson Huang #if IMAGE_BL31
60bd08def3SAnson Huang 	gicv3_driver_init(&arm_gic_data);
61bd08def3SAnson Huang #endif
62bd08def3SAnson Huang }
63bd08def3SAnson Huang 
64e655fefcSAnson Huang static __inline void plat_gicr_exit_sleep(void)
65e655fefcSAnson Huang {
66e655fefcSAnson Huang 	unsigned int val = mmio_read_32(PLAT_GICR_BASE + GICR_WAKER);
67e655fefcSAnson Huang 
68e655fefcSAnson Huang 	/*
69e655fefcSAnson Huang 	 * ProcessorSleep bit can ONLY be set to zero when
70e655fefcSAnson Huang 	 * Quiescent bit and Sleep bit are both zero, so
71e655fefcSAnson Huang 	 * need to make sure Quiescent bit and Sleep bit
72e655fefcSAnson Huang 	 * are zero before clearing ProcessorSleep bit.
73e655fefcSAnson Huang 	 */
74e655fefcSAnson Huang 	if (val & WAKER_QSC_BIT) {
75e655fefcSAnson Huang 		mmio_write_32(PLAT_GICR_BASE + GICR_WAKER, val & ~WAKER_SL_BIT);
76e655fefcSAnson Huang 		/* Wait till the WAKER_QSC_BIT changes to 0 */
77e655fefcSAnson Huang 		while ((mmio_read_32(PLAT_GICR_BASE + GICR_WAKER) & WAKER_QSC_BIT) != 0U)
78e655fefcSAnson Huang 			;
79e655fefcSAnson Huang 	}
80e655fefcSAnson Huang }
81e655fefcSAnson Huang 
82bd08def3SAnson Huang void plat_gic_init(void)
83bd08def3SAnson Huang {
84e655fefcSAnson Huang 	plat_gicr_exit_sleep();
85bd08def3SAnson Huang 	gicv3_distif_init();
86bd08def3SAnson Huang 	gicv3_rdistif_init(plat_my_core_pos());
87bd08def3SAnson Huang 	gicv3_cpuif_enable(plat_my_core_pos());
88bd08def3SAnson Huang }
89bd08def3SAnson Huang 
90bd08def3SAnson Huang void plat_gic_cpuif_enable(void)
91bd08def3SAnson Huang {
92bd08def3SAnson Huang 	gicv3_cpuif_enable(plat_my_core_pos());
93bd08def3SAnson Huang }
94bd08def3SAnson Huang 
95bd08def3SAnson Huang void plat_gic_cpuif_disable(void)
96bd08def3SAnson Huang {
97bd08def3SAnson Huang 	gicv3_cpuif_disable(plat_my_core_pos());
98bd08def3SAnson Huang }
99bd08def3SAnson Huang 
100*f7e7ea1fSRanjani Vaidyanathan void gic_cpuif_enable(void)
101*f7e7ea1fSRanjani Vaidyanathan {
102*f7e7ea1fSRanjani Vaidyanathan #ifdef SM_AP_SEMA_ADDR
103*f7e7ea1fSRanjani Vaidyanathan 	request_sm_ap_sema();
104*f7e7ea1fSRanjani Vaidyanathan #endif
105*f7e7ea1fSRanjani Vaidyanathan 	gicv3_cpuif_enable(plat_my_core_pos());
106*f7e7ea1fSRanjani Vaidyanathan 
107*f7e7ea1fSRanjani Vaidyanathan #ifdef SM_AP_SEMA_ADDR
108*f7e7ea1fSRanjani Vaidyanathan 	release_sm_ap_sema();
109*f7e7ea1fSRanjani Vaidyanathan #endif
110*f7e7ea1fSRanjani Vaidyanathan }
111*f7e7ea1fSRanjani Vaidyanathan 
112*f7e7ea1fSRanjani Vaidyanathan void gic_cpuif_disable(void)
113*f7e7ea1fSRanjani Vaidyanathan {
114*f7e7ea1fSRanjani Vaidyanathan #ifdef SM_AP_SEMA_ADDR
115*f7e7ea1fSRanjani Vaidyanathan 	request_sm_ap_sema();
116*f7e7ea1fSRanjani Vaidyanathan #endif
117*f7e7ea1fSRanjani Vaidyanathan 	gicv3_cpuif_disable(plat_my_core_pos());
118*f7e7ea1fSRanjani Vaidyanathan 
119*f7e7ea1fSRanjani Vaidyanathan #ifdef SM_AP_SEMA_ADDR
120*f7e7ea1fSRanjani Vaidyanathan 	release_sm_ap_sema();
121*f7e7ea1fSRanjani Vaidyanathan #endif
122*f7e7ea1fSRanjani Vaidyanathan }
123*f7e7ea1fSRanjani Vaidyanathan 
124bd08def3SAnson Huang void plat_gic_pcpu_init(void)
125bd08def3SAnson Huang {
126bd08def3SAnson Huang 	gicv3_rdistif_init(plat_my_core_pos());
127bd08def3SAnson Huang }
1283a2b5199SAnson Huang 
1293a2b5199SAnson Huang void plat_gic_save(unsigned int proc_num, struct plat_gic_ctx *ctx)
1303a2b5199SAnson Huang {
1313a2b5199SAnson Huang 	/* save the gic rdist/dist context */
1323a2b5199SAnson Huang 	for (int i = 0; i < PLATFORM_CORE_COUNT; i++)
1333a2b5199SAnson Huang 		gicv3_rdistif_save(i, &ctx->rdist_ctx[i]);
1343a2b5199SAnson Huang 	gicv3_distif_save(&ctx->dist_ctx);
1353a2b5199SAnson Huang }
1363a2b5199SAnson Huang 
1373a2b5199SAnson Huang void plat_gic_restore(unsigned int proc_num, struct plat_gic_ctx *ctx)
1383a2b5199SAnson Huang {
1393a2b5199SAnson Huang 	/* restore the gic rdist/dist context */
1403a2b5199SAnson Huang 	gicv3_distif_init_restore(&ctx->dist_ctx);
1413a2b5199SAnson Huang 	for (int i = 0; i < PLATFORM_CORE_COUNT; i++)
1423a2b5199SAnson Huang 		gicv3_rdistif_init_restore(i, &ctx->rdist_ctx[i]);
1433a2b5199SAnson Huang }
144