xref: /rk3399_ARM-atf/plat/imx/common/plat_imx8_gic.c (revision 601d2f3c2325e0ba9d910701537b7727e88781ae)
1bd08def3SAnson Huang /*
2bd08def3SAnson Huang  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3bd08def3SAnson Huang  *
4bd08def3SAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5bd08def3SAnson Huang  */
6bd08def3SAnson Huang 
7bd08def3SAnson Huang #include <bl_common.h>
8bd08def3SAnson Huang #include <gicv3.h>
9*601d2f3cSAntonio Nino Diaz #include <interrupt_props.h>
10bd08def3SAnson Huang #include <plat_imx8.h>
11bd08def3SAnson Huang #include <platform.h>
12bd08def3SAnson Huang #include <platform_def.h>
13bd08def3SAnson Huang #include <utils.h>
14bd08def3SAnson Huang 
15bd08def3SAnson Huang /* the GICv3 driver only needs to be initialized in EL3 */
16bd08def3SAnson Huang uintptr_t rdistif_base_addrs[PLATFORM_CORE_COUNT];
17bd08def3SAnson Huang 
18*601d2f3cSAntonio Nino Diaz static const interrupt_prop_t g01s_interrupt_props[] = {
19*601d2f3cSAntonio Nino Diaz 	INTR_PROP_DESC(6, GIC_HIGHEST_SEC_PRIORITY,
20*601d2f3cSAntonio Nino Diaz 		       INTR_GROUP1S, GIC_INTR_CFG_LEVEL),
21*601d2f3cSAntonio Nino Diaz 	INTR_PROP_DESC(7, GIC_HIGHEST_SEC_PRIORITY,
22*601d2f3cSAntonio Nino Diaz 		       INTR_GROUP0, GIC_INTR_CFG_LEVEL),
23*601d2f3cSAntonio Nino Diaz };
24bd08def3SAnson Huang 
25bd08def3SAnson Huang static unsigned int plat_imx_mpidr_to_core_pos(unsigned long mpidr)
26bd08def3SAnson Huang {
27bd08def3SAnson Huang 	return (unsigned int)plat_core_pos_by_mpidr(mpidr);
28bd08def3SAnson Huang }
29bd08def3SAnson Huang 
30bd08def3SAnson Huang const gicv3_driver_data_t arm_gic_data = {
31bd08def3SAnson Huang 	.gicd_base = PLAT_GICD_BASE,
32bd08def3SAnson Huang 	.gicr_base = PLAT_GICR_BASE,
33*601d2f3cSAntonio Nino Diaz 	.interrupt_props = g01s_interrupt_props,
34*601d2f3cSAntonio Nino Diaz 	.interrupt_props_num = ARRAY_SIZE(g01s_interrupt_props),
35bd08def3SAnson Huang 	.rdistif_num = PLATFORM_CORE_COUNT,
36bd08def3SAnson Huang 	.rdistif_base_addrs = rdistif_base_addrs,
37bd08def3SAnson Huang 	.mpidr_to_core_pos = plat_imx_mpidr_to_core_pos,
38bd08def3SAnson Huang };
39bd08def3SAnson Huang 
40bd08def3SAnson Huang void plat_gic_driver_init(void)
41bd08def3SAnson Huang {
42bd08def3SAnson Huang 	/*
43bd08def3SAnson Huang 	 * the GICv3 driver is initialized in EL3 and does not need
44bd08def3SAnson Huang 	 * to be initialized again in S-EL1. This is because the S-EL1
45bd08def3SAnson Huang 	 * can use GIC system registers to manage interrupts and does
46bd08def3SAnson Huang 	 * not need GIC interface base addresses to be configured.
47bd08def3SAnson Huang 	 */
48bd08def3SAnson Huang #if IMAGE_BL31
49bd08def3SAnson Huang 	gicv3_driver_init(&arm_gic_data);
50bd08def3SAnson Huang #endif
51bd08def3SAnson Huang }
52bd08def3SAnson Huang 
53bd08def3SAnson Huang void plat_gic_init(void)
54bd08def3SAnson Huang {
55bd08def3SAnson Huang 	gicv3_distif_init();
56bd08def3SAnson Huang 	gicv3_rdistif_init(plat_my_core_pos());
57bd08def3SAnson Huang 	gicv3_cpuif_enable(plat_my_core_pos());
58bd08def3SAnson Huang }
59bd08def3SAnson Huang 
60bd08def3SAnson Huang void plat_gic_cpuif_enable(void)
61bd08def3SAnson Huang {
62bd08def3SAnson Huang 	gicv3_cpuif_enable(plat_my_core_pos());
63bd08def3SAnson Huang }
64bd08def3SAnson Huang 
65bd08def3SAnson Huang void plat_gic_cpuif_disable(void)
66bd08def3SAnson Huang {
67bd08def3SAnson Huang 	gicv3_cpuif_disable(plat_my_core_pos());
68bd08def3SAnson Huang }
69bd08def3SAnson Huang 
70bd08def3SAnson Huang void plat_gic_pcpu_init(void)
71bd08def3SAnson Huang {
72bd08def3SAnson Huang 	gicv3_rdistif_init(plat_my_core_pos());
73bd08def3SAnson Huang }
74