xref: /rk3399_ARM-atf/plat/imx/common/include/imx_io_mux.h (revision 965bda4d4e846439df1baf91068d572f1b099c16)
1*965bda4dSBryan O'Donoghue /*
2*965bda4dSBryan O'Donoghue  * Copyright 2018, ARM Limited and Contributors. All rights reserved.
3*965bda4dSBryan O'Donoghue  *
4*965bda4dSBryan O'Donoghue  * SPDX-License-Identifier: BSD-3-Clause
5*965bda4dSBryan O'Donoghue  */
6*965bda4dSBryan O'Donoghue 
7*965bda4dSBryan O'Donoghue #ifndef __IMX_IO_MUX_H__
8*965bda4dSBryan O'Donoghue #define __IMX_IO_MUX_H__
9*965bda4dSBryan O'Donoghue 
10*965bda4dSBryan O'Donoghue #include <stdint.h>
11*965bda4dSBryan O'Donoghue 
12*965bda4dSBryan O'Donoghue /*
13*965bda4dSBryan O'Donoghue  * i.MX 7Solo Applications Processor Reference Manual, Rev. 0.1, 08/2016
14*965bda4dSBryan O'Donoghue  * Section 8.2.7 IOMUXC Memory Map/Register Definition
15*965bda4dSBryan O'Donoghue  */
16*965bda4dSBryan O'Donoghue 
17*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO08_OFFSET		0x0014
18*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO09_OFFSET		0x0018
19*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO10_OFFSET		0x001C
20*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO11_OFFSET		0x0020
21*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO12_OFFSET		0x0024
22*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO13_OFFSET		0x0028
23*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO14_OFFSET		0x002C
24*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_GPIO1_IO15_OFFSET		0x0030
25*965bda4dSBryan O'Donoghue 
26*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA00_OFFSET	0x0034
27*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA01_OFFSET	0x0038
28*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA02_OFFSET	0x003C
29*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA03_OFFSET	0x0040
30*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA04_OFFSET	0x0044
31*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA05_OFFSET	0x0048
32*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA06_OFFSET	0x004C
33*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA07_OFFSET	0x0050
34*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA08_OFFSET	0x0054
35*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA09_OFFSET	0x0058
36*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA10_OFFSET	0x005C
37*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA11_OFFSET	0x0060
38*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA12_OFFSET	0x0064
39*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA13_OFFSET	0x0068
40*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA14_OFFSET	0x006C
41*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_DATA15_OFFSET	0x0070
42*965bda4dSBryan O'Donoghue 
43*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDCLK_OFFSET		0x0074
44*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDLE_OFFSET		0x0078
45*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDOE_OFFSET		0x007C
46*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDSHR_OFFSET		0x0080
47*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDCE0_OFFSET		0x0084
48*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDCE1_OFFSET		0x0088
49*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDCE2_OFFSET		0x008C
50*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_SDCE3_OFFSET		0x0090
51*965bda4dSBryan O'Donoghue 
52*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_GDCLK_OFFSET		0x0094
53*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_GDOE_OFFSET		0x0098
54*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_GDRL_OFFSET		0x009C
55*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_GDSP_OFFSET		0x00A0
56*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_BDR0_OFFSET		0x00A4
57*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_BDR1_OFFSET		0x00A8
58*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_PWR_COM_OFFSET	0x00AC
59*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_EPDC_PWR_STAT_OFFSET	0x00B0
60*965bda4dSBryan O'Donoghue 
61*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_CLK_OFFSET		0x00B4
62*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_ENABLE_OFFSET		0x00B8
63*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_HSYNC_OFFSET		0x00BC
64*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_VSYNC_OFFSET		0x00C0
65*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_RESET_OFFSET		0x00C4
66*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA00_OFFSET		0x00C8
67*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA01_OFFSET		0x00CC
68*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA02_OFFSET		0x00D0
69*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA03_OFFSET		0x00D4
70*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA04_OFFSET		0x00D8
71*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA05_OFFSET		0x00DC
72*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA06_OFFSET		0x00E0
73*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA07_OFFSET		0x00E4
74*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA08_OFFSET		0x00E8
75*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA09_OFFSET		0x00EC
76*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA10_OFFSET		0x00F0
77*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA11_OFFSET		0x00F4
78*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA12_OFFSET		0x00F8
79*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA13_OFFSET		0x00FC
80*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA14_OFFSET		0x0100
81*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA15_OFFSET		0x0104
82*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA16_OFFSET		0x0108
83*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA17_OFFSET		0x010C
84*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA18_OFFSET		0x0110
85*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA19_OFFSET		0x0114
86*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA20_OFFSET		0x0118
87*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA21_OFFSET		0x011C
88*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA22_OFFSET		0x0120
89*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_LCD_DATA23_OFFSET		0x0124
90*965bda4dSBryan O'Donoghue 
91*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_OFFSET	0x0128
92*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT0_UART1_RX_DATA	0x00
93*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT1_I2C1_SCL	BIT(0)
94*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT2_PMIC_READY	BIT(1)
95*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT3_ECSPI1_SS1	(BIT(1) | BIT(0))
96*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT4_ENET2_1588_EVENT0_IN BIT(3)
97*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT5_GPIO4_IO0	(BIT(2) | BIT(0))
98*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_ALT6_ENET1_MDIO	(BIT(2) | BIT(1))
99*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_RX_DATA_SION		BIT(3)
100*965bda4dSBryan O'Donoghue 
101*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_OFFSET	0x012C
102*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT0_UART1_TX_DATA	0x00
103*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT1_I2C1_SDA	BIT(0)
104*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT2_SAI3_MCLK	BIT(1)
105*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT3_ECSPI1_SS2	(BIT(1) | BIT(0))
106*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT4_ENET2_1588_EVENT0_OUT BIT(3)
107*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT5_GPIO4_IO1	(BIT(2) | BIT(0))
108*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_ALT6_ENET1_MDC	(BIT(2) | BIT(1))
109*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART1_TX_DATA_SION		BIT(3)
110*965bda4dSBryan O'Donoghue 
111*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART2_RX_DATA_OFFSET	0x0130
112*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART2_TX_DATA_OFFSET	0x0134
113*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART3_RX_DATA_OFFSET	0x0138
114*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART3_TX_DATA_OFFSET	0x013C
115*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART3_RTS_B_OFFSET	0x0140
116*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_UART3_CTS_B_OFFSET	0x0144
117*965bda4dSBryan O'Donoghue 
118*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C1_SCL_OFFSET		0x0148
119*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C1_SDA_OFFSET		0x014C
120*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C2_SCL_OFFSET		0x0150
121*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C2_SDA_OFFSET		0x0154
122*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C3_SCL_OFFSET		0x0158
123*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C3_SDA_OFFSET		0x015C
124*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C4_SCL_OFFSET		0x0160
125*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_I2C4_SDA_OFFSET		0x0164
126*965bda4dSBryan O'Donoghue 
127*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_OFFSET	0x0168
128*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT0_ECSPI1_SCLK	0x00
129*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT1_UART6_RX_DATA	BIT(0)
130*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT2_SD2_DATA4	BIT(1)
131*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT3_CSI_DATA2	(BIT(1) | BIT(0))
132*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT5_GPIO4_IO16	(BIT(2) | BIT(0))
133*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SCLK_ALT6_EPDC_PWR_COM	(BIT(2) | (BIT(1))
134*965bda4dSBryan O'Donoghue 
135*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_OFFSET	0x016C
136*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT0_ECSPI1_MOSI	0x00
137*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT1_UART6_TX_DATA	BIT(0)
138*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT2_SD2_DATA5	BIT(1)
139*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT3_CSI_DATA3	(BIT(1) | BIT(0))
140*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT5_GPIO4_IO17	(BIT(2) | BIT(0))
141*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MOSI_ALT6_EPDC_PWR_STAT	(BIT(2) | (BIT(1))
142*965bda4dSBryan O'Donoghue 
143*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_MISO_OFFSET	0x0170
144*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI1_SS0_OFFSET		0x0174
145*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI2_SCLK_OFFSET	0x0178
146*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI2_MOSI_OFFSET	0x017C
147*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI2_MISO_OFFSET	0x0180
148*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ECSPI2_SS0_OFFSET		0x0184
149*965bda4dSBryan O'Donoghue 
150*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_CD_B_OFFSET		0x0188
151*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_WP_OFFSET		0x018C
152*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_RESET_B_OFFSET	0x0190
153*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_CLK_OFFSET		0x0194
154*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_CMD_OFFSET		0x0198
155*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_DATA0_OFFSET		0x019C
156*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_DATA1_OFFSET		0x01A0
157*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_DATA2_OFFSET		0x01A4
158*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD1_DATA3_OFFSET		0x01A8
159*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_CD_B_OFFSET		0x01AC
160*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_WP_OFFSET		0x01B0
161*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_RESET_B_OFFSET	0x01B4
162*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_CLK_OFFSET		0x01B8
163*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_CMD_OFFSET		0x01BC
164*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_DATA0_OFFSET		0x01C0
165*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_DATA1_OFFSET		0x01C4
166*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_DATA2_OFFSET		0x01C8
167*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD2_DATA3_OFFSET		0x01CC
168*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_CLK_OFFSET		0x01D0
169*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_CMD_OFFSET		0x01D4
170*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0_OFFSET		0x01D8
171*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1_OFFSET		0x01DC
172*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2_OFFSET		0x01E0
173*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA3_OFFSET		0x01E4
174*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA4_OFFSET		0x01E8
175*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA5_OFFSET		0x01EC
176*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6_OFFSET		0x01F0
177*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7_OFFSET		0x01F4
178*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_STROBE_OFFSET		0x01F8
179*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SD3_RESET_B_OFFSET	0x01FC
180*965bda4dSBryan O'Donoghue 
181*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_RX_DATA_OFFSET	0x0200
182*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_TX_BCLK_OFFSET	0x0204
183*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_TX_SYNC_OFFSET	0x0208
184*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_TX_DATA_OFFSET	0x020C
185*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_RX_SYNC_OFFSET	0x0210
186*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_RX_BCLK_OFFSET	0x0214
187*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI1_MCLK_OFFSET		0x0218
188*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI2_TX_SYNC_OFFSET	0x021C
189*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI2_TX_BCLK_OFFSET	0x0220
190*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI2_RX_DATA_OFFSET	0x0224
191*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_SAI2_TX_DATA_OFFSET	0x0228
192*965bda4dSBryan O'Donoghue 
193*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RD0_OFFSET	0x022C
194*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RD1_OFFSET	0x0230
195*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RD2_OFFSET	0x0234
196*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RD3_OFFSET	0x0238
197*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RX_CTL_OFFSET	0x023C
198*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_RXC_OFFSET	0x0240
199*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TD0_OFFSET	0x0244
200*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TD1_OFFSET	0x0248
201*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TD2_OFFSET	0x024C
202*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TD3_OFFSET	0x0250
203*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TX_CTL_OFFSET	0x0254
204*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RGMII_TXC_OFFSET	0x0258
205*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_TX_CLK_OFFSET	0x025C
206*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_RX_CLK_OFFSET	0x0260
207*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_CRS_OFFSET		0x0264
208*965bda4dSBryan O'Donoghue #define IOMUXC_SW_MUX_CTL_PAD_ENET1_COL_OFFSET		0x0268
209*965bda4dSBryan O'Donoghue 
210*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO08_OFFSET		0x026C
211*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO09_OFFSET		0x0270
212*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO10_OFFSET		0x0274
213*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO11_OFFSET		0x0278
214*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO12_OFFSET		0x027C
215*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO13_OFFSET		0x0280
216*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO14_OFFSET		0x0284
217*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_GPIO1_IO15_OFFSET		0x0288
218*965bda4dSBryan O'Donoghue 
219*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_MOD_OFFSET		0x028C
220*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_TCK_OFFSET		0x0290
221*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_TDI_OFFSET		0x0294
222*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_TDO_OFFSET		0x0298
223*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_TMS_OFFSET		0x029C
224*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_JTAG_TRST_B_OFFSET	0x02A0
225*965bda4dSBryan O'Donoghue 
226*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA00_OFFSET	0x02A4
227*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA01_OFFSET	0x02A8
228*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA02_OFFSET	0x02AC
229*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA03_OFFSET	0x02B0
230*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA04_OFFSET	0x02B4
231*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA05_OFFSET	0x02B8
232*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA06_OFFSET	0x02BC
233*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA07_OFFSET	0x02C0
234*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA08_OFFSET	0x02C4
235*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA09_OFFSET	0x02C8
236*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA10_OFFSET	0x02CC
237*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA11_OFFSET	0x02D0
238*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA12_OFFSET	0x02D4
239*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA13_OFFSET	0x02D8
240*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA14_OFFSET	0x02DC
241*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_DATA15_OFFSET	0x02E0
242*965bda4dSBryan O'Donoghue 
243*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDCLK_OFFSET		0x02E4
244*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDLE_OFFSET		0x02E8
245*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDOE_OFFSET		0x02EC
246*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDSHR_OFFSET		0x02F0
247*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDCE0_OFFSET		0x02F4
248*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDCE1_OFFSET		0x02F8
249*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDCE2_OFFSET		0x02FC
250*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_SDCE3_OFFSET		0x0300
251*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_GDCLK_OFFSET		0x0304
252*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_GDOE_OFFSET		0x0308
253*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_GDRL_OFFSET		0x030C
254*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_GDSP_OFFSET		0x0310
255*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_BDR0_OFFSET		0x0314
256*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_BDR1_OFFSET		0x0318
257*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_PWR_COM_OFFSET	0x031C
258*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_EPDC_PWR_STAT_OFFSET	0x0320
259*965bda4dSBryan O'Donoghue 
260*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_CLK_OFFSET		0x0324
261*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_ENABLE_OFFSET		0x0328
262*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_HSYNC_OFFSET		0x032C
263*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_VSYNC_OFFSET		0x0330
264*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_RESET_OFFSET		0x0334
265*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA00_OFFSET		0x0338
266*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA01_OFFSET		0x033C
267*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA02_OFFSET		0x0340
268*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA03_OFFSET		0x0344
269*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA04_OFFSET		0x0348
270*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA05_OFFSET		0x034C
271*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA06_OFFSET		0x0350
272*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA07_OFFSET		0x0354
273*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA08_OFFSET		0x0358
274*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA09_OFFSET		0x035C
275*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA10_OFFSET		0x0360
276*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA11_OFFSET		0x0364
277*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA12_OFFSET		0x0368
278*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA13_OFFSET		0x036C
279*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA14_OFFSET		0x0370
280*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA15_OFFSET		0x0374
281*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA16_OFFSET		0x0378
282*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA17_OFFSET		0x037C
283*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA18_OFFSET		0x0380
284*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA19_OFFSET		0x0384
285*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA20_OFFSET		0x0388
286*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA21_OFFSET		0x038C
287*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA22_OFFSET		0x0390
288*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_LCD_DATA23_OFFSET		0x0394
289*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_OFFSET	0x0398
290*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_DSE_0_X1		0
291*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_DSE_1_X4		BIT(0)
292*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_DSE_2_X2		BIT(1)
293*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_DSE_3_X6		(BIT(1) | BIT(0))
294*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_SRE_FAST		0
295*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_SRE_SLOW		BIT(2)
296*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_HYS_DIS		0
297*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_HYS_EN		BIT(3)
298*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PE_DIS		0
299*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PE_EN		BIT(4)
300*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PS_0_100K_PD	0
301*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PS_1_5K_PU		BIT(5)
302*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PS_2_47K_PU		BIT(6)
303*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_RX_DATA_PS_3_100K_PU	(BIT(6) | BIT(5))
304*965bda4dSBryan O'Donoghue 
305*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_OFFSET	0x039C
306*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_DSE_0_X1		0
307*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_DSE_1_X4		BIT(0)
308*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_DSE_2_X2		BIT(1)
309*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_DSE_3_X6		(BIT(1) | BIT(0))
310*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_SRE_FAST		0
311*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_SRE_SLOW		BIT(2)
312*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_HYS_DIS		0
313*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_HYS_EN		BIT(3)
314*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PE_DIS		0
315*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PE_EN		BIT(4)
316*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PS_0_100K_PD	0
317*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PS_1_5K_PU		BIT(5)
318*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PS_2_47K_PU		BIT(6)
319*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART1_TX_DATA_PS_3_100K_PU	(BIT(6) | BIT(5))
320*965bda4dSBryan O'Donoghue 
321*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART2_RX_DATA_OFFSET	0x03A0
322*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART2_TX_DATA_OFFSET	0x03A4
323*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART3_RX_DATA_OFFSET	0x03A8
324*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART3_TX_DATA_OFFSET	0x03AC
325*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART3_RTS_B_OFFSET	0x03B0
326*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_UART3_CTS_B_OFFSET	0x03B4
327*965bda4dSBryan O'Donoghue 
328*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C1_SCL_OFFSET		0x03B8
329*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C1_SDA_OFFSET		0x03BC
330*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C2_SCL_OFFSET		0x03C0
331*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C2_SDA_OFFSET		0x03C4
332*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C3_SCL_OFFSET		0x03C8
333*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C3_SDA_OFFSET		0x03CC
334*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C4_SCL_OFFSET		0x03D0
335*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_I2C4_SDA_OFFSET		0x03D4
336*965bda4dSBryan O'Donoghue 
337*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_OFFSET	0x03D8
338*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_DSE_0_X1	0
339*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_DSE_1_X4	BIT(0)
340*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_DSE_2_X2	BIT(1)
341*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_DSE_3_X6	(BIT(1) | BIT(0))
342*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_SRE_FAST	0
343*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_SRE_SLOW	BIT(2)
344*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_HYS_DIS	0
345*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_HYS_EN	BIT(3)
346*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PE_DIS	0
347*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PE_EN		BIT(4)
348*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PS_0_100K_PD	0
349*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PS_1_5K_PU	BIT(5)
350*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PS_2_47K_PU	BIT(6)
351*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SCLK_PS_3_100K_PU	(BIT(6) | BIT(5))
352*965bda4dSBryan O'Donoghue 
353*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_OFFSET	0x03DC
354*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_DSE_0_X1	0
355*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_DSE_1_X4	BIT(0)
356*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_DSE_2_X2	BIT(1)
357*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_DSE_3_X6	(BIT(1) | BIT(0))
358*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_SRE_FAST	0
359*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_SRE_SLOW	BIT(2)
360*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_HYS_DIS	0
361*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_HYS_EN	BIT(3)
362*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PE_DIS	0
363*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PE_EN		BIT(4)
364*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PS_0_100K_PD	0
365*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PS_1_5K_PU	BIT(5)
366*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PS_2_47K_PU	BIT(6)
367*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MOSI_PS_3_100K_PU	(BIT(6) | BIT(5))
368*965bda4dSBryan O'Donoghue 
369*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_MISO_OFFSET	0x03E0
370*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI1_SS0_OFFSET		0x03E4
371*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI2_SCLK_OFFSET	0x03E8
372*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI2_MOSI_OFFSET	0x03EC
373*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI2_MISO_OFFSET	0x03F0
374*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ECSPI2_SS0_OFFSET		0x03F4
375*965bda4dSBryan O'Donoghue 
376*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_CD_B_OFFSET		0x03F8
377*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_WP_OFFSET		0x03FC
378*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_RESET_B_OFFSET	0x0400
379*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_CLK_OFFSET		0x0404
380*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_CMD_OFFSET		0x0408
381*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_DATA0_OFFSET		0x040C
382*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_DATA1_OFFSET		0x0410
383*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_DATA2_OFFSET		0x0414
384*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD1_DATA3_OFFSET		0x0418
385*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_CD_B_OFFSET		0x041C
386*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_WP_OFFSET		0x0420
387*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_RESET_B_OFFSET	0x0424
388*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_CLK_OFFSET		0x0428
389*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_CMD_OFFSET		0x042C
390*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_DATA0_OFFSET		0x0430
391*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_DATA1_OFFSET		0x0434
392*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_DATA2_OFFSET		0x0438
393*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD2_DATA3_OFFSET		0x043C
394*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_CLK_OFFSET		0x0440
395*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_CMD_OFFSET		0x0444
396*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA0_OFFSET		0x0448
397*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA1_OFFSET		0x044C
398*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2_OFFSET		0x0450
399*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA3_OFFSET		0x0454
400*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA4_OFFSET		0x0458
401*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA5_OFFSET		0x045C
402*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA6_OFFSET		0x0460
403*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA7_OFFSET		0x0464
404*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_STROBE_OFFSET		0x0468
405*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SD3_RESET_B_OFFSET	0x046C
406*965bda4dSBryan O'Donoghue 
407*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_RX_DATA_OFFSET	0x0470
408*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_TX_BCLK_OFFSET	0x0474
409*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_TX_SYNC_OFFSET	0x0478
410*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_TX_DATA_OFFSET	0x047C
411*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_RX_SYNC_OFFSET	0x0480
412*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_RX_BCLK_OFFSET	0x0484
413*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI1_MCLK_OFFSET		0x0488
414*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI2_TX_SYNC_OFFSET	0x048C
415*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI2_TX_BCLK_OFFSET	0x0490
416*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI2_RX_DATA_OFFSET	0x0494
417*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_SAI2_TX_DATA_OFFSET	0x0498
418*965bda4dSBryan O'Donoghue 
419*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RD0_OFFSET	0x049C
420*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RD1_OFFSET	0x04A0
421*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RD2_OFFSET	0x04A4
422*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RD3_OFFSET	0x04A8
423*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RX_CTL_OFFSET	0x04AC
424*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_RXC_OFFSET	0x04B0
425*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TD0_OFFSET	0x04B4
426*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TD1_OFFSET	0x04B8
427*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TD2_OFFSET	0x04BC
428*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TD3_OFFSET	0x04C0
429*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TX_CTL_OFFSET	0x04C4
430*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RGMII_TXC_OFFSET	0x04C8
431*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_TX_CLK_OFFSET	0x04CC
432*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_RX_CLK_OFFSET	0x04D0
433*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_CRS_OFFSET		0x04D4
434*965bda4dSBryan O'Donoghue #define IOMUXC_SW_PAD_CTL_PAD_ENET1_COL_OFFSET		0x04D8
435*965bda4dSBryan O'Donoghue 
436*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXCAN1_RX_SELECT_INPUT_OFFSET		0x04DC
437*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXCAN2_RX_SELECT_INPUT_OFFSET		0x04E0
438*965bda4dSBryan O'Donoghue 
439*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_EXT_CLK_1_SELECT_INPUT_OFFSET	0x04E4
440*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_EXT_CLK_2_SELECT_INPUT_OFFSET	0x04E8
441*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_EXT_CLK_3_SELECT_INPUT_OFFSET	0x04EC
442*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_EXT_CLK_4_SELECT_INPUT_OFFSET	0x04F0
443*965bda4dSBryan O'Donoghue 
444*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_PMIC_READY_SELECT_INPUT_OFFSET	0x04F4
445*965bda4dSBryan O'Donoghue 
446*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA2_SELECT_INPUT_OFFSET		0x04F8
447*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA3_SELECT_INPUT_OFFSET		0x04FC
448*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA4_SELECT_INPUT_OFFSET		0x0500
449*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA5_SELECT_INPUT_OFFSET		0x0504
450*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA6_SELECT_INPUT_OFFSET		0x0508
451*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA7_SELECT_INPUT_OFFSET		0x050C
452*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA8_SELECT_INPUT_OFFSET		0x0510
453*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_DATA9_SELECT_INPUT_OFFSET		0x0514
454*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_HSYNC_SELECT_INPUT_OFFSET		0x0518
455*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_PIXCLK_SELECT_INPUT_OFFSET		0x051C
456*965bda4dSBryan O'Donoghue #define IOMUXC_CSI_VSYNC_SELECT_INPUT_OFFSET		0x0520
457*965bda4dSBryan O'Donoghue 
458*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI1_SCLK_SELECT_INPUT_OFFSET		0x0524
459*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI1_MISO_SELECT_INPUT_OFFSET		0x0528
460*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI1_MOSI_SELECT_INPUT_OFFSET		0x052C
461*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI1_SS0_B_SELECT_INPUT_OFFSET		0x0530
462*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI2_SCLK_SELECT_INPUT_OFFSET		0x0534
463*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI2_MISO_SELECT_INPUT_OFFSET		0x0538
464*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI2_MOSI_SELECT_INPUT_OFFSET		0x053C
465*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI2_SS0_B_SELECT_INPUT_OFFSET		0x0540
466*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI3_SCLK_SELECT_INPUT_OFFSET		0x0544
467*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI3_MISO_SELECT_INPUT_OFFSET		0x0548
468*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI3_MOSI_SELECT_INPUT_OFFSET		0x054C
469*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI3_SS0_B_SELECT_INPUT_OFFSET		0x0550
470*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI4_SCLK_SELECT_INPUT_OFFSET		0x0554
471*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI4_MISO_SELECT_INPUT_OFFSET		0x0558
472*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI4_MOSI_SELECT_INPUT_OFFSET		0x055C
473*965bda4dSBryan O'Donoghue #define IOMUXC_ECSPI4_SS0_B_SELECT_INPUT_OFFSET		0x0560
474*965bda4dSBryan O'Donoghue 
475*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_ENET1_REF_CLK_SELECT_INPUT_OFFSET	0x0564
476*965bda4dSBryan O'Donoghue #define IOMUXC_ENET1_MDIO_SELECT_INPUT_OFFSET		0x0568
477*965bda4dSBryan O'Donoghue #define IOMUXC_ENET1_RX_CLK_SELECT_INPUT_OFFSET		0x056C
478*965bda4dSBryan O'Donoghue #define IOMUXC_CCM_ENET2_REF_CLK_SELECT_INPUT_OFFSET	0x0570
479*965bda4dSBryan O'Donoghue #define IOMUXC_ENET2_MDIO_SELECT_INPUT_OFFSET		0x0574
480*965bda4dSBryan O'Donoghue #define IOMUXC_ENET2_RX_CLK_SELECT_INPUT_OFFSET		0x0578
481*965bda4dSBryan O'Donoghue 
482*965bda4dSBryan O'Donoghue #define IOMUXC_EPDC_PWR_IRQ_SELECT_INPUT_OFFSET		0x057C
483*965bda4dSBryan O'Donoghue #define IOMUXC_EPDC_PWR_STAT_SELECT_INPUT_OFFSET	0x0580
484*965bda4dSBryan O'Donoghue 
485*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH0_SELECT_INPUT_OFFSET	0x0584
486*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH1_SELECT_INPUT_OFFSET	0x0588
487*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH2_SELECT_INPUT_OFFSET	0x058C
488*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH3_SELECT_INPUT_OFFSET	0x0590
489*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH4_SELECT_INPUT_OFFSET	0x0594
490*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH5_SELECT_INPUT_OFFSET	0x0598
491*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH6_SELECT_INPUT_OFFSET	0x059C
492*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_CH7_SELECT_INPUT_OFFSET	0x05A0
493*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_PHA_SELECT_INPUT_OFFSET	0x05A4
494*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER1_PHB_SELECT_INPUT_OFFSET	0x05A8
495*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH0_SELECT_INPUT_OFFSET	0x05AC
496*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH1_SELECT_INPUT_OFFSET	0x05B0
497*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH2_SELECT_INPUT_OFFSET	0x05B4
498*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH3_SELECT_INPUT_OFFSET	0x05B8
499*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH4_SELECT_INPUT_OFFSET	0x05BC
500*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH5_SELECT_INPUT_OFFSET	0x05C0
501*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH6_SELECT_INPUT_OFFSET	0x05C4
502*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_CH7_SELECT_INPUT_OFFSET	0x05C8
503*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_PHA_SELECT_INPUT_OFFSET	0x05CC
504*965bda4dSBryan O'Donoghue #define IOMUXC_FLEXTIMER2_PHB_SELECT_INPUT_OFFSET	0x05D0
505*965bda4dSBryan O'Donoghue 
506*965bda4dSBryan O'Donoghue #define IOMUXC_I2C1_SCL_SELECT_INPUT_OFFSET		0x05D4
507*965bda4dSBryan O'Donoghue #define IOMUXC_I2C1_SDA_SELECT_INPUT_OFFSET		0x05D8
508*965bda4dSBryan O'Donoghue #define IOMUXC_I2C2_SCL_SELECT_INPUT_OFFSET		0x05DC
509*965bda4dSBryan O'Donoghue #define IOMUXC_I2C2_SDA_SELECT_INPUT_OFFSET		0x05E0
510*965bda4dSBryan O'Donoghue #define IOMUXC_I2C3_SCL_SELECT_INPUT_OFFSET		0x05E4
511*965bda4dSBryan O'Donoghue #define IOMUXC_I2C3_SDA_SELECT_INPUT_OFFSET		0x05E8
512*965bda4dSBryan O'Donoghue #define IOMUXC_I2C4_SCL_SELECT_INPUT_OFFSET		0x05EC
513*965bda4dSBryan O'Donoghue #define IOMUXC_I2C4_SDA_SELECT_INPUT_OFFSET		0x05F0
514*965bda4dSBryan O'Donoghue 
515*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL0_SELECT_INPUT_OFFSET		0x05F4
516*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL1_SELECT_INPUT_OFFSET		0x05F8
517*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL2_SELECT_INPUT_OFFSET		0x05FC
518*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL3_SELECT_INPUT_OFFSET		0x0600
519*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL4_SELECT_INPUT_OFFSET		0x0604
520*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL5_SELECT_INPUT_OFFSET		0x0608
521*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL6_SELECT_INPUT_OFFSET		0x060C
522*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_COL7_SELECT_INPUT_OFFSET		0x0610
523*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW0_SELECT_INPUT_OFFSET		0x0614
524*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW1_SELECT_INPUT_OFFSET		0x0618
525*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW2_SELECT_INPUT_OFFSET		0x061C
526*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW3_SELECT_INPUT_OFFSET		0x0620
527*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW4_SELECT_INPUT_OFFSET		0x0624
528*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW5_SELECT_INPUT_OFFSET		0x0628
529*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW6_SELECT_INPUT_OFFSET		0x062C
530*965bda4dSBryan O'Donoghue #define IOMUXC_KPP_ROW7_SELECT_INPUT_OFFSET		0x0630
531*965bda4dSBryan O'Donoghue 
532*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_BUSY_SELECT_INPUT_OFFSET		0x0634
533*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA00_SELECT_INPUT_OFFSET		0x0638
534*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA01_SELECT_INPUT_OFFSET		0x063C
535*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA02_SELECT_INPUT_OFFSET		0x0640
536*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA03_SELECT_INPUT_OFFSET		0x0644
537*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA04_SELECT_INPUT_OFFSET		0x0648
538*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA05_SELECT_INPUT_OFFSET		0x064C
539*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA06_SELECT_INPUT_OFFSET		0x0650
540*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA07_SELECT_INPUT_OFFSET		0x0654
541*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA08_SELECT_INPUT_OFFSET		0x0658
542*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA09_SELECT_INPUT_OFFSET		0x065C
543*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA10_SELECT_INPUT_OFFSET		0x0660
544*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA11_SELECT_INPUT_OFFSET		0x0664
545*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA12_SELECT_INPUT_OFFSET		0x0668
546*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA13_SELECT_INPUT_OFFSET		0x066C
547*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA14_SELECT_INPUT_OFFSET		0x0670
548*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA15_SELECT_INPUT_OFFSET		0x0674
549*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA16_SELECT_INPUT_OFFSET		0x0678
550*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA17_SELECT_INPUT_OFFSET		0x067C
551*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA18_SELECT_INPUT_OFFSET		0x0680
552*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA19_SELECT_INPUT_OFFSET		0x0684
553*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA20_SELECT_INPUT_OFFSET		0x0688
554*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA21_SELECT_INPUT_OFFSET		0x068C
555*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA22_SELECT_INPUT_OFFSET		0x0690
556*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_DATA23_SELECT_INPUT_OFFSET		0x0694
557*965bda4dSBryan O'Donoghue #define IOMUXC_LCD_VSYNC_SELECT_INPUT_OFFSET		0x0698
558*965bda4dSBryan O'Donoghue 
559*965bda4dSBryan O'Donoghue #define IOMUXC_SAI1_RX_BCLK_SELECT_INPUT_OFFSET		0x069C
560*965bda4dSBryan O'Donoghue #define IOMUXC_SAI1_RX_DATA_SELECT_INPUT_OFFSET		0x06A0
561*965bda4dSBryan O'Donoghue #define IOMUXC_SAI1_RX_SYNC_SELECT_INPUT_OFFSET		0x06A4
562*965bda4dSBryan O'Donoghue #define IOMUXC_SAI1_TX_BCLK_SELECT_INPUT_OFFSET		0x06A8
563*965bda4dSBryan O'Donoghue #define IOMUXC_SAI1_TX_SYNC_SELECT_INPUT_OFFSET		0x06AC
564*965bda4dSBryan O'Donoghue #define IOMUXC_SAI2_RX_BCLK_SELECT_INPUT_OFFSET		0x06B0
565*965bda4dSBryan O'Donoghue #define IOMUXC_SAI2_RX_DATA_SELECT_INPUT_OFFSET		0x06B4
566*965bda4dSBryan O'Donoghue #define IOMUXC_SAI2_RX_SYNC_SELECT_INPUT_OFFSET		0x06B8
567*965bda4dSBryan O'Donoghue #define IOMUXC_SAI2_TX_BCLK_SELECT_INPUT_OFFSET		0x06BC
568*965bda4dSBryan O'Donoghue #define IOMUXC_SAI2_TX_SYNC_SELECT_INPUT_OFFSET		0x06C0
569*965bda4dSBryan O'Donoghue #define IOMUXC_SAI3_RX_BCLK_SELECT_INPUT_OFFSET		0x06C4
570*965bda4dSBryan O'Donoghue #define IOMUXC_SAI3_RX_DATA_SELECT_INPUT_OFFSET		0x06C8
571*965bda4dSBryan O'Donoghue #define IOMUXC_SAI3_RX_SYNC_SELECT_INPUT_OFFSET		0x06CC
572*965bda4dSBryan O'Donoghue #define IOMUXC_SAI3_TX_BCLK_SELECT_INPUT_OFFSET		0x06D0
573*965bda4dSBryan O'Donoghue #define IOMUXC_SAI3_TX_SYNC_SELECT_INPUT_OFFSET		0x06D4
574*965bda4dSBryan O'Donoghue #define IOMUXC_SDMA_EVENTS0_SELECT_INPUT_OFFSET		0x06D8
575*965bda4dSBryan O'Donoghue #define IOMUXC_SDMA_EVENTS1_SELECT_INPUT_OFFSET		0x06DC
576*965bda4dSBryan O'Donoghue 
577*965bda4dSBryan O'Donoghue #define IOMUXC_SIM1_PORT1_PD_SELECT_INPUT_OFFSET	0x06E0
578*965bda4dSBryan O'Donoghue #define IOMUXC_SIM1_PORT1_TRXD_SELECT_INPUT_OFFSET	0x06E4
579*965bda4dSBryan O'Donoghue #define IOMUXC_SIM2_PORT1_PD_SELECT_INPUT_OFFSET	0x06E8
580*965bda4dSBryan O'Donoghue #define IOMUXC_SIM2_PORT1_TRXD_SELECT_INPUT_OFFSET	0x06EC
581*965bda4dSBryan O'Donoghue 
582*965bda4dSBryan O'Donoghue #define IOMUXC_UART1_RTS_B_SELECT_INPUT_OFFSET		0x06F0
583*965bda4dSBryan O'Donoghue #define IOMUXC_UART1_RX_DATA_SELECT_INPUT_OFFSET	0x06F4
584*965bda4dSBryan O'Donoghue #define IOMUXC_UART2_RTS_B_SELECT_INPUT_OFFSET		0x06F8
585*965bda4dSBryan O'Donoghue #define IOMUXC_UART2_RX_DATA_SELECT_INPUT_OFFSET	0x06FC
586*965bda4dSBryan O'Donoghue #define IOMUXC_UART3_RTS_B_SELECT_INPUT_OFFSET		0x0700
587*965bda4dSBryan O'Donoghue #define IOMUXC_UART3_RX_DATA_SELECT_INPUT_OFFSET	0x0704
588*965bda4dSBryan O'Donoghue #define IOMUXC_UART4_RTS_B_SELECT_INPUT_OFFSET		0x0708
589*965bda4dSBryan O'Donoghue #define IOMUXC_UART4_RX_DATA_SELECT_INPUT_OFFSET	0x070C
590*965bda4dSBryan O'Donoghue #define IOMUXC_UART5_RTS_B_SELECT_INPUT_OFFSET		0x0710
591*965bda4dSBryan O'Donoghue #define IOMUXC_UART5_RX_DATA_SELECT_INPUT_OFFSET	0x0714
592*965bda4dSBryan O'Donoghue #define IOMUXC_UART6_RTS_B_SELECT_INPUT_OFFSET		0x0718
593*965bda4dSBryan O'Donoghue #define IOMUXC_UART6_RX_DATA_SELECT_INPUT_OFFSET	0x071C
594*965bda4dSBryan O'Donoghue #define IOMUXC_UART7_RTS_B_SELECT_INPUT_OFFSET		0x0720
595*965bda4dSBryan O'Donoghue #define IOMUXC_UART7_RX_DATA_SELECT_INPUT_OFFSET	0x0724
596*965bda4dSBryan O'Donoghue 
597*965bda4dSBryan O'Donoghue #define IOMUXC_USB_OTG2_OC_SELECT_INPUT_OFFSET		0x0728
598*965bda4dSBryan O'Donoghue #define IOMUXC_USB_OTG1_OC_SELECT_INPUT_OFFSET		0x072C
599*965bda4dSBryan O'Donoghue #define IOMUXC_USB_OTG2_ID_SELECT_INPUT_OFFSET		0x0730
600*965bda4dSBryan O'Donoghue #define IOMUXC_USB_OTG1_ID_SELECT_INPUT_OFFSET		0x0734
601*965bda4dSBryan O'Donoghue #define IOMUXC_SD3_CD_B_SELECT_INPUT_OFFSET		0x0738
602*965bda4dSBryan O'Donoghue #define IOMUXC_SD3_WP_SELECT_INPUT_OFFSET		0x073C
603*965bda4dSBryan O'Donoghue 
604*965bda4dSBryan O'Donoghue /* Pad mux/feature set routines */
605*965bda4dSBryan O'Donoghue 
606*965bda4dSBryan O'Donoghue void imx_io_muxc_set_pad_alt_function(uint32_t pad_mux_offset, uint32_t alt_function);
607*965bda4dSBryan O'Donoghue void imx_io_muxc_set_pad_features(uint32_t pad_feature_offset, uint32_t pad_features);
608*965bda4dSBryan O'Donoghue 
609*965bda4dSBryan O'Donoghue #endif /* __IMX_IO_MUX_H__ */
610