xref: /rk3399_ARM-atf/plat/imx/common/imx_sip_handler.c (revision 9ce232fe985a0bb308af459ede8a22629255d4e7)
1025514baSAnson Huang /*
2025514baSAnson Huang  * Copyright 2019 NXP
3025514baSAnson Huang  *
4025514baSAnson Huang  * SPDX-License-Identifier: BSD-3-Clause
5025514baSAnson Huang  */
6025514baSAnson Huang 
74a0ac3e3SPeng Fan #include <arch.h>
8025514baSAnson Huang #include <stdlib.h>
9025514baSAnson Huang #include <stdint.h>
106e756f6dSAmbroise Vincent #include <services/std_svc.h>
11760f7941SAnson Huang #include <string.h>
12025514baSAnson Huang #include <platform_def.h>
13025514baSAnson Huang #include <common/debug.h>
14025514baSAnson Huang #include <common/runtime_svc.h>
15025514baSAnson Huang #include <imx_sip_svc.h>
164a0ac3e3SPeng Fan #include <lib/el3_runtime/context_mgmt.h>
17*9ce232feSIgor Opaniuk #include <lib/mmio.h>
18025514baSAnson Huang #include <sci/sci.h>
19025514baSAnson Huang 
20f56afc1fSLeonard Crestez #if defined(PLAT_imx8qm) || defined(PLAT_imx8qx)
21950d05f7SLeonard Crestez 
22f56afc1fSLeonard Crestez #ifdef PLAT_imx8qm
23d3996c59SAnson Huang const static int ap_cluster_index[PLATFORM_CLUSTER_COUNT] = {
24d3996c59SAnson Huang 	SC_R_A53, SC_R_A72,
25d3996c59SAnson Huang };
26d3996c59SAnson Huang #endif
27d3996c59SAnson Huang 
28025514baSAnson Huang static int imx_srtc_set_time(uint32_t year_mon,
29025514baSAnson Huang 			unsigned long day_hour,
30025514baSAnson Huang 			unsigned long min_sec)
31025514baSAnson Huang {
32025514baSAnson Huang 	return sc_timer_set_rtc_time(ipc_handle,
33025514baSAnson Huang 		year_mon >> 16, year_mon & 0xffff,
34025514baSAnson Huang 		day_hour >> 16, day_hour & 0xffff,
35025514baSAnson Huang 		min_sec >> 16, min_sec & 0xffff);
36025514baSAnson Huang }
37025514baSAnson Huang 
38025514baSAnson Huang int imx_srtc_handler(uint32_t smc_fid,
39025514baSAnson Huang 		    void *handle,
40025514baSAnson Huang 		    u_register_t x1,
41025514baSAnson Huang 		    u_register_t x2,
42025514baSAnson Huang 		    u_register_t x3,
43025514baSAnson Huang 		    u_register_t x4)
44025514baSAnson Huang {
45025514baSAnson Huang 	int ret;
46025514baSAnson Huang 
47025514baSAnson Huang 	switch (x1) {
48025514baSAnson Huang 	case IMX_SIP_SRTC_SET_TIME:
49025514baSAnson Huang 		ret = imx_srtc_set_time(x2, x3, x4);
50025514baSAnson Huang 		break;
51025514baSAnson Huang 	default:
52025514baSAnson Huang 		ret = SMC_UNK;
53025514baSAnson Huang 	}
54025514baSAnson Huang 
55025514baSAnson Huang 	SMC_RET1(handle, ret);
56025514baSAnson Huang }
57d3996c59SAnson Huang 
58d3996c59SAnson Huang static void imx_cpufreq_set_target(uint32_t cluster_id, unsigned long freq)
59d3996c59SAnson Huang {
60d3996c59SAnson Huang 	sc_pm_clock_rate_t rate = (sc_pm_clock_rate_t)freq;
61d3996c59SAnson Huang 
62f56afc1fSLeonard Crestez #ifdef PLAT_imx8qm
63d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, ap_cluster_index[cluster_id], SC_PM_CLK_CPU, &rate);
64d3996c59SAnson Huang #endif
65f56afc1fSLeonard Crestez #ifdef PLAT_imx8qx
66d3996c59SAnson Huang 	sc_pm_set_clock_rate(ipc_handle, SC_R_A35, SC_PM_CLK_CPU, &rate);
67d3996c59SAnson Huang #endif
68d3996c59SAnson Huang }
69d3996c59SAnson Huang 
70d3996c59SAnson Huang int imx_cpufreq_handler(uint32_t smc_fid,
71d3996c59SAnson Huang 		    u_register_t x1,
72d3996c59SAnson Huang 		    u_register_t x2,
73d3996c59SAnson Huang 		    u_register_t x3)
74d3996c59SAnson Huang {
75d3996c59SAnson Huang 	switch (x1) {
76d3996c59SAnson Huang 	case IMX_SIP_SET_CPUFREQ:
77d3996c59SAnson Huang 		imx_cpufreq_set_target(x2, x3);
78d3996c59SAnson Huang 		break;
79d3996c59SAnson Huang 	default:
80d3996c59SAnson Huang 		return SMC_UNK;
81d3996c59SAnson Huang 	}
82d3996c59SAnson Huang 
83d3996c59SAnson Huang 	return 0;
84d3996c59SAnson Huang }
85ebdbc25bSAnson Huang 
86ebdbc25bSAnson Huang static bool wakeup_src_irqsteer;
87ebdbc25bSAnson Huang 
88ebdbc25bSAnson Huang bool imx_is_wakeup_src_irqsteer(void)
89ebdbc25bSAnson Huang {
90ebdbc25bSAnson Huang 	return wakeup_src_irqsteer;
91ebdbc25bSAnson Huang }
92ebdbc25bSAnson Huang 
93ebdbc25bSAnson Huang int imx_wakeup_src_handler(uint32_t smc_fid,
94ebdbc25bSAnson Huang 		    u_register_t x1,
95ebdbc25bSAnson Huang 		    u_register_t x2,
96ebdbc25bSAnson Huang 		    u_register_t x3)
97ebdbc25bSAnson Huang {
98ebdbc25bSAnson Huang 	switch (x1) {
99ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_IRQSTEER:
100ebdbc25bSAnson Huang 		wakeup_src_irqsteer = true;
101ebdbc25bSAnson Huang 		break;
102ebdbc25bSAnson Huang 	case IMX_SIP_WAKEUP_SRC_SCU:
103ebdbc25bSAnson Huang 		wakeup_src_irqsteer = false;
104ebdbc25bSAnson Huang 		break;
105ebdbc25bSAnson Huang 	default:
106ebdbc25bSAnson Huang 		return SMC_UNK;
107ebdbc25bSAnson Huang 	}
108ebdbc25bSAnson Huang 
109ebdbc25bSAnson Huang 	return SMC_OK;
110ebdbc25bSAnson Huang }
111dbfa45e8SAnson Huang 
112dbfa45e8SAnson Huang int imx_otp_handler(uint32_t smc_fid,
113dbfa45e8SAnson Huang 		void *handle,
114dbfa45e8SAnson Huang 		u_register_t x1,
115dbfa45e8SAnson Huang 		u_register_t x2)
116dbfa45e8SAnson Huang {
117dbfa45e8SAnson Huang 	int ret;
118dbfa45e8SAnson Huang 	uint32_t fuse;
119dbfa45e8SAnson Huang 
120dbfa45e8SAnson Huang 	switch (smc_fid) {
121dbfa45e8SAnson Huang 	case IMX_SIP_OTP_READ:
122dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_read(ipc_handle, x1, &fuse);
123dbfa45e8SAnson Huang 		SMC_RET2(handle, ret, fuse);
124dbfa45e8SAnson Huang 		break;
125dbfa45e8SAnson Huang 	case IMX_SIP_OTP_WRITE:
126dbfa45e8SAnson Huang 		ret = sc_misc_otp_fuse_write(ipc_handle, x1, x2);
127dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
128dbfa45e8SAnson Huang 		break;
129dbfa45e8SAnson Huang 	default:
130dbfa45e8SAnson Huang 		ret = SMC_UNK;
131dbfa45e8SAnson Huang 		SMC_RET1(handle, ret);
132dbfa45e8SAnson Huang 		break;
133dbfa45e8SAnson Huang 	}
134dbfa45e8SAnson Huang 
135dbfa45e8SAnson Huang 	return ret;
136dbfa45e8SAnson Huang }
137869eebc3SAnson Huang 
138869eebc3SAnson Huang int imx_misc_set_temp_handler(uint32_t smc_fid,
139869eebc3SAnson Huang 		    u_register_t x1,
140869eebc3SAnson Huang 		    u_register_t x2,
141869eebc3SAnson Huang 		    u_register_t x3,
142869eebc3SAnson Huang 		    u_register_t x4)
143869eebc3SAnson Huang {
144869eebc3SAnson Huang 	return sc_misc_set_temp(ipc_handle, x1, x2, x3, x4);
145869eebc3SAnson Huang }
146760f7941SAnson Huang 
147f56afc1fSLeonard Crestez #endif /* defined(PLAT_imx8qm) || defined(PLAT_imx8qx) */
148950d05f7SLeonard Crestez 
149*9ce232feSIgor Opaniuk #if defined(PLAT_imx8mm) || defined(PLAT_imx8mq)
150*9ce232feSIgor Opaniuk int imx_src_handler(uint32_t smc_fid,
151*9ce232feSIgor Opaniuk 		    u_register_t x1,
152*9ce232feSIgor Opaniuk 		    u_register_t x2,
153*9ce232feSIgor Opaniuk 		    u_register_t x3,
154*9ce232feSIgor Opaniuk 		    void *handle)
155*9ce232feSIgor Opaniuk {
156*9ce232feSIgor Opaniuk 	uint32_t val;
157*9ce232feSIgor Opaniuk 
158*9ce232feSIgor Opaniuk 	switch (x1) {
159*9ce232feSIgor Opaniuk 	case IMX_SIP_SRC_SET_SECONDARY_BOOT:
160*9ce232feSIgor Opaniuk 		if (x2 != 0U) {
161*9ce232feSIgor Opaniuk 			mmio_setbits_32(IMX_SRC_BASE + SRC_GPR10_OFFSET,
162*9ce232feSIgor Opaniuk 					SRC_GPR10_PERSIST_SECONDARY_BOOT);
163*9ce232feSIgor Opaniuk 		} else {
164*9ce232feSIgor Opaniuk 			mmio_clrbits_32(IMX_SRC_BASE + SRC_GPR10_OFFSET,
165*9ce232feSIgor Opaniuk 					SRC_GPR10_PERSIST_SECONDARY_BOOT);
166*9ce232feSIgor Opaniuk 		}
167*9ce232feSIgor Opaniuk 		break;
168*9ce232feSIgor Opaniuk 	case IMX_SIP_SRC_IS_SECONDARY_BOOT:
169*9ce232feSIgor Opaniuk 		val = mmio_read_32(IMX_SRC_BASE + SRC_GPR10_OFFSET);
170*9ce232feSIgor Opaniuk 		return !!(val & SRC_GPR10_PERSIST_SECONDARY_BOOT);
171*9ce232feSIgor Opaniuk 	default:
172*9ce232feSIgor Opaniuk 		return SMC_UNK;
173*9ce232feSIgor Opaniuk 
174*9ce232feSIgor Opaniuk 	};
175*9ce232feSIgor Opaniuk 
176*9ce232feSIgor Opaniuk 	return 0;
177*9ce232feSIgor Opaniuk }
178*9ce232feSIgor Opaniuk #endif /* defined(PLAT_imx8mm) || defined(PLAT_imx8mq) */
179*9ce232feSIgor Opaniuk 
180760f7941SAnson Huang static uint64_t imx_get_commit_hash(u_register_t x2,
181760f7941SAnson Huang 		    u_register_t x3,
182760f7941SAnson Huang 		    u_register_t x4)
183760f7941SAnson Huang {
184760f7941SAnson Huang 	/* Parse the version_string */
185760f7941SAnson Huang 	char *parse = (char *)version_string;
186760f7941SAnson Huang 	uint64_t hash = 0;
187760f7941SAnson Huang 
188760f7941SAnson Huang 	do {
189760f7941SAnson Huang 		parse = strchr(parse, '-');
190760f7941SAnson Huang 		if (parse) {
191760f7941SAnson Huang 			parse += 1;
192760f7941SAnson Huang 			if (*(parse) == 'g') {
193760f7941SAnson Huang 				/* Default is 7 hexadecimal digits */
194760f7941SAnson Huang 				memcpy((void *)&hash, (void *)(parse + 1), 7);
195760f7941SAnson Huang 				break;
196760f7941SAnson Huang 			}
197760f7941SAnson Huang 		}
198760f7941SAnson Huang 
199760f7941SAnson Huang 	} while (parse != NULL);
200760f7941SAnson Huang 
201760f7941SAnson Huang 	return hash;
202760f7941SAnson Huang }
203760f7941SAnson Huang 
204760f7941SAnson Huang uint64_t imx_buildinfo_handler(uint32_t smc_fid,
205760f7941SAnson Huang 		    u_register_t x1,
206760f7941SAnson Huang 		    u_register_t x2,
207760f7941SAnson Huang 		    u_register_t x3,
208760f7941SAnson Huang 		    u_register_t x4)
209760f7941SAnson Huang {
210760f7941SAnson Huang 	uint64_t ret;
211760f7941SAnson Huang 
212760f7941SAnson Huang 	switch (x1) {
213760f7941SAnson Huang 	case IMX_SIP_BUILDINFO_GET_COMMITHASH:
214760f7941SAnson Huang 		ret = imx_get_commit_hash(x2, x3, x4);
215760f7941SAnson Huang 		break;
216760f7941SAnson Huang 	default:
217760f7941SAnson Huang 		return SMC_UNK;
218760f7941SAnson Huang 	}
219760f7941SAnson Huang 
220760f7941SAnson Huang 	return ret;
221760f7941SAnson Huang }
2224a0ac3e3SPeng Fan 
2234a0ac3e3SPeng Fan int imx_kernel_entry_handler(uint32_t smc_fid,
2244a0ac3e3SPeng Fan 		u_register_t x1,
2254a0ac3e3SPeng Fan 		u_register_t x2,
2264a0ac3e3SPeng Fan 		u_register_t x3,
2274a0ac3e3SPeng Fan 		u_register_t x4)
2284a0ac3e3SPeng Fan {
2294a0ac3e3SPeng Fan 	static entry_point_info_t bl33_image_ep_info;
2304a0ac3e3SPeng Fan 	entry_point_info_t *next_image_info;
2314a0ac3e3SPeng Fan 	unsigned int mode;
2324a0ac3e3SPeng Fan 
2334a0ac3e3SPeng Fan 	if (x1 < (PLAT_NS_IMAGE_OFFSET & 0xF0000000))
2344a0ac3e3SPeng Fan 		return SMC_UNK;
2354a0ac3e3SPeng Fan 
2364a0ac3e3SPeng Fan 	mode = MODE32_svc;
2374a0ac3e3SPeng Fan 
2384a0ac3e3SPeng Fan 	next_image_info = &bl33_image_ep_info;
2394a0ac3e3SPeng Fan 
2404a0ac3e3SPeng Fan 	next_image_info->pc = x1;
2414a0ac3e3SPeng Fan 
2424a0ac3e3SPeng Fan 	next_image_info->spsr = SPSR_MODE32(mode, SPSR_T_ARM, SPSR_E_LITTLE,
2434a0ac3e3SPeng Fan 			(DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT));
2444a0ac3e3SPeng Fan 
2454a0ac3e3SPeng Fan 	next_image_info->args.arg0 = 0;
2464a0ac3e3SPeng Fan 	next_image_info->args.arg1 = 0;
2474a0ac3e3SPeng Fan 	next_image_info->args.arg2 = x3;
2484a0ac3e3SPeng Fan 
2494a0ac3e3SPeng Fan 	SET_SECURITY_STATE(next_image_info->h.attr, NON_SECURE);
2504a0ac3e3SPeng Fan 
2514a0ac3e3SPeng Fan 	cm_init_my_context(next_image_info);
2524a0ac3e3SPeng Fan 	cm_prepare_el3_exit(NON_SECURE);
2534a0ac3e3SPeng Fan 
2544a0ac3e3SPeng Fan 	return 0;
2554a0ac3e3SPeng Fan }
256